## MVME172P2 VME Embedded Controller

## Installation and Use

V172P2A/IH2

Edition of November 2000

#### © Copyright 2000 Motorola, Inc.

All rights reserved.

Printed in the United States of America.

 $\mathsf{Motorola}^{\textcircled{R}}$  and the Motorola logo are registered trademarks of Motorola, Inc.

MC68040<sup>TM</sup> and MC68060<sup>TM</sup> are trademarks of Motorola, Inc.

IndustryPack<sup>TM</sup> and IP<sup>TM</sup> are trademarks of GreenSpring Computers, Inc.

All other products mentioned in this document are trademarks or registered trademarks of their respective holders.

## Safety Summary

The following general safety precautions must be observed during all phases of operation, service, and repair of this equipment. Failure to comply with these precautions or with specific warnings elsewhere in this manual could result in personal injury or damage to the equipment.

The safety precautions listed below represent warnings of certain dangers of which Motorola is aware. You, as the user of the product, should follow these warnings and all other safety precautions necessary for the safe operation of the equipment in your operating environment.

#### Ground the Instrument.

To minimize shock hazard, the equipment chassis and enclosure must be connected to an electrical ground. If the equipment is supplied with a three-conductor AC power cable, the power cable must be plugged into an approved three-contact electrical outlet, with the grounding wire (green/yellow) reliably connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet International Electrotechnical Commission (IEC) safety standards and local electrical regulatory codes.

#### Do Not Operate in an Explosive Atmosphere.

Do not operate the equipment in any explosive atmosphere such as in the presence of flammable gases or fumes. Operation of any electrical equipment in such an environment could result in an explosion and cause injury or damage.

#### Keep Away From Live Circuits Inside the Equipment.

Operating personnel must not remove equipment covers. Only Factory Authorized Service Personnel or other qualified service personnel may remove equipment covers for internal subassembly or component replacement or any internal adjustment. Service personnel should not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, such personnel should always disconnect power and discharge circuits before touching components.

#### Use Caution When Exposing or Handling a CRT.

Breakage of a Cathode-Ray Tube (CRT) causes a high-velocity scattering of glass fragments (implosion). To prevent CRT implosion, do not handle the CRT and avoid rough handling or jarring of the equipment. Handling of a CRT should be done only by qualified service personnel using approved safety mask and gloves.

#### Do Not Substitute Parts or Modify Equipment.

Do not install substitute parts or perform any unauthorized modification of the equipment. Contact your local Motorola representative for service and repair to ensure that all safety features are maintained.

#### **Observe Warnings in Manual.**

Warnings, such as the example below, precede potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed. You should also employ all other safety precautions which you deem necessary for the operation of the equipment in your operating environment.



To prevent serious injury or death from dangerous voltages, use extreme caution when handling, testing, and adjusting this equipment and its components.

### Flammability

All Motorola PWBs (printed wiring boards) are manufactured with a flammability rating of 94V-0 by UL-recognized manufacturers.

## **EMI** Caution



This equipment generates, uses and can radiate electromagnetic energy. It may cause or be susceptible to electromagnetic interference (EMI) if not installed and used with adequate EMI protection.

## **Lithium Battery Caution**

This product contains a lithium battery to power the clock and calendar circuitry.



Danger of explosion if battery is replaced incorrectly. Replace battery only with the same or equivalent type recommended by the equipment manufacturer. Dispose of used batteries according to the manufacturer's instructions.



Il y a danger d'explosion s'il y a remplacement incorrect de la batterie. Remplacer uniquement avec une batterie du même type ou d'un type équivalent recommandé par le constructeur. Mettre au rebut les batteries usagées conformément aux instructions du fabricant.



Explosionsgefahr bei unsachgemäßem Austausch der Batterie. Ersatz nur durch denselben oder einen vom Hersteller empfohlenen Typ. Entsorgung gebrauchter Batterien nach Angaben des Herstellers.

## **CE Notice (European Community)**

Motorola Computer Group products with the CE marking comply with the EMC Directive (89/336/EEC). Compliance with this directive implies conformity to the following European Norms:

EN55022 "Limits and Methods of Measurement of Radio Interference Characteristics of Information Technology Equipment"; this product tested to Equipment Class B

EN50082-1:1997 "Electromagnetic Compatibility—Generic Immunity Standard, Part 1. Residential, Commercial and Light Industry"

System products also fulfill EN60950 (product safety) which is essentially the requirement for the Low Voltage Directive (73/23/EEC).

Board products are tested in a representative system to show compliance with the above mentioned requirements. A proper installation in a CE-marked system will maintain the required EMC/safety performance.

In accordance with European Community directives, a "Declaration of Conformity" has been made and is on file within the European Union. The "Declaration of Conformity" is available on request. Please contact your sales representative.

#### Notice

While reasonable efforts have been made to assure the accuracy of this document, Motorola, Inc. assumes no liability resulting from any omissions in this document, or from the use of the information obtained therein. Motorola reserves the right to revise this document and to make changes from time to time in the content hereof without obligation of Motorola to notify any person of such revision or changes.

Electronic versions of this material may be read online, downloaded for personal use, or referenced in another document as a URL to the Motorola Computer Group website. The text itself may not be published commercially in print or electronic form, edited, translated, or otherwise altered without the permission of Motorola, Inc.

It is possible that this publication may contain reference to or information about Motorola products (machines and programs), programming, or services that are not available in your country. Such references or information must not be construed to mean that Motorola intends to announce such Motorola products, programming, or services in your country.

### Limited and Restricted Rights Legend

If the documentation contained herein is supplied, directly or indirectly, to the U.S. Government, the following notice shall apply unless otherwise agreed to in writing by Motorola, Inc.

Use, duplication, or disclosure by the Government is subject to restrictions as set forth in subparagraph (b)(3) of the Rights in Technical Data clause at DFARS 252.227-7013 (Nov. 1995) and of the Rights in Noncommercial Computer Software and Documentation clause at DFARS 252.227-7014 (Jun. 1995).

Motorola, Inc. Computer Group 2900 South Diablo Way Tempe, Arizona 85282

#### About This Manual

| Summary of Changes              | xvi   |
|---------------------------------|-------|
| Overview of Contents            | xvi   |
| Comments and Suggestions        | xvii  |
| Conventions Used in This Manual | xviii |

#### CHAPTER 1 Hardware Preparation and Installation

| Introduction                               |      |
|--------------------------------------------|------|
| Getting Started                            | 1-1  |
| Overview of Installation Procedure         | 1-1  |
| Equipment Required                         | 1-2  |
| Guidelines for Unpacking                   | 1-3  |
| ESD Precautions                            | 1-3  |
| Preparing the Board                        | 1-4  |
| MVME172P2 Configuration                    | 1-5  |
| VME System Controller (J1)                 | 1-7  |
| IP Bus Strobe (J11)                        |      |
| SCSI Termination (J12)                     | 1-8  |
| IP Bus Clock (J13)                         | 1-9  |
| SRAM Backup Power Source (J14)             | 1-9  |
| Flash Write Protection (J16)               | 1-11 |
| EPROM/Flash Configuration (J20)            | 1-11 |
| MC2 DRAM Size (S3)                         | 1-15 |
| General-Purpose Readable Switch (S4 Pin 5) |      |
| IP DMA Snoop Control (S5 Pins 1/2)         |      |
| IP Reset Mode (S5 Pin 3)                   |      |
| Flash Write Enable Mode (S5 Pin 4)         |      |
| MCECC DRAM Size (S6)                       |      |
| Installation Instructions                  | 1-22 |
| IP Installation on the MVME172P2           | 1-23 |
| MVME172P2 Installation                     |      |
| System Considerations                      | 1-25 |
| Serial Connections                         | 1-27 |

#### CHAPTER 2 Startup and Operation

| Introduction                        | 2-1 |
|-------------------------------------|-----|
| Front Panel Switches and Indicators |     |
| Initial Conditions                  |     |
| Applying Power                      |     |
| Pre-Startup Checklist               |     |
| Bringing up the Board               |     |
| Autoboot                            |     |
| ROMboot                             |     |
| Network Boot                        |     |
| Restarting the System               |     |
| Reset                               |     |
| Abort                               |     |
| Break                               |     |
| Diagnostic Facilities               |     |

#### CHAPTER 3 172Bug Firmware

| Introduction                             |  |
|------------------------------------------|--|
| 172Bug Overview                          |  |
| 172Bug Implementation                    |  |
| Memory Requirements                      |  |
| Using 172Bug                             |  |
| Debugger Commands                        |  |
| Modifying the Environment                |  |
| CNFG - Configure Board Information Block |  |
| ENV - Set Environment                    |  |
| Configuring the 172Bug Parameters        |  |
| Configuring the IndustryPacks            |  |

#### CHAPTER 4 Functional Description

| Introduction           |  |
|------------------------|--|
| Summary of Features    |  |
| Processor and Memory   |  |
| I/O Implementation     |  |
| ASICs                  |  |
| Block Diagram          |  |
| Functional Description |  |
| Data Bus Structure     |  |
|                        |  |

| Microprocessor                                |
|-----------------------------------------------|
| MC68xx060 Cache                               |
| No-VMEbus-Interface Option                    |
| Memory Options                                |
| DRAM                                          |
| SRAM4-8                                       |
| About the Battery                             |
| EPROM and Flash Memory4-11                    |
| Battery-Backed-Up RAM and Clock               |
| VMEbus Interface and VMEchip24-12             |
| I/O Interfaces                                |
| Serial Communications Interface               |
| IndustryPack (IP) Interfaces                  |
| Ethernet Interface                            |
| SCSI Interface                                |
| SCSI Termination                              |
| Local Resources                               |
| Programmable Tick Timers4-16                  |
| Watchdog Timer                                |
| Software-Programmable Hardware Interrupts4-16 |
| Local Bus Timeout4-16                         |
| Local Bus Arbiter                             |
| Connectors                                    |
| Remote Status and Control4-18                 |

#### CHAPTER 5 Pin Assignments

| 5-1 |
|-----|
| 5-2 |
| 5-2 |
| 5-4 |
| 5-4 |
| 5-5 |
| 5-5 |
|     |

### APPENDIX A Specifications

| Board Specifications                                      | A-1 |
|-----------------------------------------------------------|-----|
| Cooling Requirements                                      | A-2 |
| Special Considerations for Elevated-Temperature Operation | A-3 |
| EMC Regulatory Compliance                                 | A-4 |

| Solving Startup | Problems | B- | 1 |
|-----------------|----------|----|---|
|-----------------|----------|----|---|

#### APPENDIX C Network Controller Data

| Network        | Controller | Modulas | Supported | C- | 1   |
|----------------|------------|---------|-----------|----|-----|
| <b>NCLWOIK</b> | Controller | widules | Supported |    | · 1 |

#### APPENDIX D Disk/Tape Controller Data

| Controller Modules Supported | D-1 |
|------------------------------|-----|
| Default Configurations       | D-2 |
| IOT Command Parameters       | D-5 |

#### APPENDIX E Related Documentation

| MCG Documents            | E-1 |
|--------------------------|-----|
| Manufacturers' Documents | E-2 |
| Related Specifications   | E-3 |

| Figure 1-1. MVME172P2 Board Layout            | 1-6 |
|-----------------------------------------------|-----|
| Figure 2-1. MVME172P2/Firmware System Startup | 2-3 |
| Figure 4-1. MVME172P2 Block Diagram           | 4-5 |

| Table 1-1. Startup Overview   1-1                     |
|-------------------------------------------------------|
| Table 1-2. MVME172P2 Configuration Settings    1-5    |
| Table 1-3. EPROM/Flash Mapping — 128K x 8 EPROMs1-13  |
| Table 1-4. EPROM/Flash Mapping — 256K x 8 EPROMs1-13  |
| Table 1-5. EPROM/Flash Mapping — 512K x 8 EPROMs1-13  |
| Table 1-6. EPROM/Flash Mapping — 1M x 8 EPROMs1-14    |
| Table 1-7. EPROM/Flash Mapping —                      |
| 1M x 8 EPROMs, Onboard Flash Disabled1-14             |
| Table 1-8. MC2 DRAM Size Settings1-16                 |
| Table 1-9. Switch S5 Snoop Control Encoding    1-18   |
| Table 1-10. MCECC DRAM Size Settings                  |
| Table 2-1. MVME172P2 Front Panel Controls    2-1      |
| Table 2-2. Software-Readable Switches    2-6          |
| Table 3-1. Memory Offsets with 172Bug   3-4           |
| Table 3-2. Debugger Commands   3-6                    |
| Table 3-3. ENV Command Parameters                     |
| Table 4-1. MVME172P2 Features                         |
| Table 4-2. Local Bus Arbitration Priority             |
| Table 5-1. Remote Reset Connector J2 Pin Assignments  |
| Table 5-2. IndustryPack Interconnect Signals          |
| Table 5-3. DB15 Ethernet Connector Pin Assignments    |
| Table 5-4. Serial Connector Pin Assignments           |
| Table 5-5. SCSI Connector J23 Pin Assignments         |
| Table 5-6. VMEbus Connector P1 Pin Assignments    5-7 |
| Table 5-7. VMEbus Connector P2 Pin Assignment         |
| Table A-1. MVME172P2 SpecificationsA-1                |
| Table B-1. Troubleshooting MVME172P2 BoardsB-1        |
| Table E-1. Motorola Computer Group Documents          |
| Table E-2. Manufacturers' Documents                   |
| Table E-3. Related Specifications E-3                 |

# **About This Manual**

*MVME172P2 VME Embedded Controller Installation and Use* provides instructions for hardware preparation and installation; a board-level hardware overview; and firmware-related general information and startup instructions for the MVME172P-642 series of embedded controllers, known collectively as the "MVME172P2" because they are equipped with the "Petra" chip and accommodate up to two IP modules.

The "Petra" chip that distinguishes MVME172P2 embedded controllers is an application-specific integrated circuit (ASIC) which combines the functions previously covered by the MC2 chip, the IP2 chip, and the MCECC chip in a single ASIC. As of the publication date, the information presented in this manual applies to the following MVME172P2 models:

| Model Number    | Characteristics                                                    |  |
|-----------------|--------------------------------------------------------------------|--|
| MVME172P-642LSE | 64MHz 68LC060, 16MB SDRAM w/parity, 4 SIO, 2 DMA IP, SCSI/Ethernet |  |
| MVME172P-642SE  | 60MHz 68060, 16MB SDRAM w/ECC, 4 SIO, 2 DMA IP, SCSI/Ethernet      |  |

If the part number of your board includes a "PA" (for example: MVME172PA-642LSE), your board is equipped with a second-generation Petra ASIC. All other particulars of the board remain the same.

This manual is intended for anyone who designs OEM systems, adds capability to an existing compatible system, or works in a lab environment for experimental purposes. A basic knowledge of computers and digital logic is assumed. To use this manual, you may also wish to become familiar with the publications listed in the *Related Documentation* section in Appendix E.

## **Summary of Changes**

This is the second edition of *MVME172P2 Installation and Use*. It supersedes the September 2000 edition and incorporates the following updates.

| Date         | Description of Change                                                                                                                                                             |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 2000 | In the description of the snoop control switch on page 1-18, entries in the table concerning boards equipped with the MC68060 processor have been corrected.                      |
| October 2000 | Several jumper drawings and configuration descriptions in Chapters 1 and 2 have been updated to reflect the current board layout and shipping configuration.                      |
| October 2000 | In the descriptions of the MC2 and MCECC DRAM size switches on pages 1-15 and 1-21, the importance of executing <b>env;d</b> after modifying switch settings has been emphasized. |

## **Overview of Contents**

Chapter 1, *Hardware Preparation and Installation*, provides unpacking instructions, hardware preparation guidelines, and installation instructions for the MVME172P2 VME Embedded Controller.

Chapter 2, *Startup and Operation*, provides information on powering up the MVME172P2 VME Embedded Controller after its installation in a system and describes the functionality of the switches, status indicators, and I/O ports.

Chapter 3, *172Bug Firmware*, describes the basics of 172Bug and its architecture, describes the monitor (interactive command portion of the firmware) in detail, and gives information on using the debugger and special commands.

Chapter 4, *Functional Description*, describes the MVME172P2 VME Embedded Controller on a block diagram level.

Chapter 5, *Pin Assignments*, summarizes the pin assignments for the various groups of interconnect signals on the MVME172P2.

Appendix A, *Specifications*, lists the general specifications for the MVME172P2 Embedded Controller. Subsequent sections of the appendix detail cooling requirements and EMC regulatory compliance.

Appendix B, *Troubleshooting*, includes simple troubleshooting steps to follow in the event that you have difficulty with your MVME172P2 VME Embedded Controller.

Appendix C, *Network Controller Data*, describes the VMEbus network controller modules that are supported by the 172Bug firmware.

Appendix D, *Disk/Tape Controller Data*, describes the VMEbus disk/tape controller modules that are supported by the 172Bug firmware.

Appendix E, *Related Documentation*, provides all documentation related to the MVME172P2.

## **Comments and Suggestions**

Motorola welcomes and appreciates your comments on its documentation. We want to know what you think about our manuals and how we can make them better. Mail comments to:

Motorola Computer Group Reader Comments DW164 2900 S. Diablo Way Tempe, Arizona 85282

You can also submit comments to the following e-mail address: reader-comments@mcg.mot.com

In all your correspondence, please list your name, position, and company. Be sure to include the title and part number of the manual and tell how you used it. Then tell us your feelings about its strengths and weaknesses and any recommendations for improvements.

## **Conventions Used in This Manual**

The following typographical conventions are used in this document:

#### bold

is used for user input that you type just as it appears; it is also used for commands, options and arguments to commands, and names of programs, directories and files.

#### italic

is used for names of variables to which you assign values. Italic is also used for comments in screen displays and examples, and to introduce new terms.

#### courier

is used for system output (for example, screen displays, reports), examples, and system prompts.

#### <Enter>, <Return> or <CR>

<**CR**> represents the carriage return or Enter key.

#### CTRL

represents the Control key. Execute control characters by pressing the Ctrl key and the letter simultaneously, for example, **Ctrl-d**.

A character precedes a data or address parameter to specify the numeric format, as follows:

- \$ Specifies a hexadecimal character
- 0x Specifies a hexadecimal number
- % Specifies a binary number
- & Specifies a decimal number

An asterisk (\*) following a signal name for signals that are *level significant* denotes that the signal is *true* or valid when the signal is low. An asterisk (\*) following a signal name for signals that are *edge significant* denotes that the actions initiated by that signal occur on high to low transition.

## Introduction

This chapter provides unpacking instructions, hardware preparation guidelines, and installation instructions for the MVME172P2 VME Embedded Controller.

## **Getting Started**

This section supplies an overview of startup procedures applicable to the MVME172P2. Equipment requirements, directions for unpacking, and ESD precautions that you should take complete the section.

## **Overview of Installation Procedure**

The following table lists the things you will need to do to use this board and tells where to find the information you need to perform each step. Be sure to read this entire chapter, including all Cautions and Warnings, before you begin.

| What you need to do                                                         | Refer to                              |
|-----------------------------------------------------------------------------|---------------------------------------|
| Unpack the hardware.                                                        | Guidelines for Unpacking on page 1-3. |
| Reconfigure jumpers or switches<br>on the MVME172P2 board as<br>necessary.  | Preparing the Board on page 1-4.      |
| Ensure that IP modules are<br>properly installed on the<br>MVME172P2 board. | <i>IP Installation</i> on page 1-23.  |
| Install the MVME172P2 board in a chassis.                                   | MVME172P2 Installation on page 1-23.  |
| Connect a display terminal.                                                 | Serial Connections on page 1-27.      |

Table 1-1. Startup Overview

| What you need to do                                     | Refer to                                                                                                               |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| Connect any other equipment you will be using.          | Connector Pin Assignments in Chapter 5.                                                                                |  |  |
|                                                         | For more information on optional devices and equipment, refer<br>to the documentation provided with the equipment.     |  |  |
| Power up the system.                                    | Applying Power on page 2-3.                                                                                            |  |  |
|                                                         | Solving Startup Problems on page B-1.                                                                                  |  |  |
| Note that the firmware initializes and tests the board. | Bringing Up the Board on page 2-5.                                                                                     |  |  |
|                                                         | You may also wish to obtain the <i>172Bug Firmware User's</i><br>Manual, listed in the Related Documentation appendix. |  |  |
| Initialize the system clock.                            | Debugger Commands on page 3-6.                                                                                         |  |  |
| Examine and/or change environmental parameters.         | Modifying the Environment on page 3-8.                                                                                 |  |  |
| Program the board as needed for your applications.      | Programmer's Reference Guide, listed in the Related Documentation appendix.                                            |  |  |

| Table 1-1. | Startup | Overview | (Continued) |
|------------|---------|----------|-------------|
|------------|---------|----------|-------------|

## **Equipment Required**

The following equipment is necessary to complete an MVME172P2 system:

- □ VME system enclosure
- □ System console terminal
- Operating system (and / or application software)
- Disk drives (and / or other I/O) and controllers

## **Guidelines for Unpacking**

**Note** If the shipping carton is damaged upon receipt, request that the carrier's agent be present during the unpacking and inspection of the equipment.

Unpack the equipment from the shipping carton. Refer to the packing list and verify that all items are present. Save the packing material for storing and reshipping of equipment.



Avoid touching areas of integrated circuitry; static discharge can damage circuits.

## **ESD Precautions**

This section applies to all hardware installations you may perform that involve the MVME172P2 board.



Wrist Strap

Motorola strongly recommends the use of an antistatic wrist strap and a conductive foam pad when you install or upgrade the board. Electronic components can be extremely sensitive to ESD. After removing the board from the chassis or from its protective wrapper, place the board flat on a grounded, static-free surface, component side up. Do not slide the board over any surface.

If no ESD station is available, you can avoid damage resulting from ESD by wearing an antistatic wrist strap (available at electronics stores). Place the strap around your wrist and attach the grounding end (usually a piece of copper foil or an alligator clip) to an electrical ground. An electrical ground can be a piece of metal that literally runs into the ground (such as an unpainted metal pipe) or a metal part of a grounded electrical appliance. An appliance is grounded if it has a three-prong plug and is plugged into a three-prong grounded outlet. You cannot use the chassis in which you are installing the MVME172P2 itself as a ground, because the enclosure is unplugged while you work on it.



Turn the system's power off before you perform these procedures. Failure to turn the power off before opening the enclosure can result in personal injury or damage to the equipment. Hazardous voltage, current, and energy levels are present in the chassis. Hazardous voltages may be present on power switch terminals even when the power switch is off. Never operate the system with the cover removed. Always replace the cover before powering up the system.

## **Preparing the Board**

To produce the desired configuration and ensure proper operation of the MVME172P2, you may need to reconfigure hardware to some extent before installing the board.

Most options on the MVME172P2 are under software control: By setting bits in control registers after installing the module in a system, you can modify its configuration. (The MVME172P2 registers are described in Chapter 3 under *ENV* – *Set Environment*, and/or in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* as listed under "Related Documentation" in Appendix E.)

Some options, though, are not software-programmable. Such options are either set by configuration switches or are controlled through physical installation or removal of header jumpers on the base board.

## **MVME172P2** Configuration

Figure 1-1 illustrates the placement of the jumper headers, connectors, configuration switches, and various other components on the MVME172P2. Manually configurable jumper headers and configuration switches on the MVME172P2 are listed in the following table.

| Function                                                | Factory Default |
|---------------------------------------------------------|-----------------|
| VME System Controller (J1) on page 1-7                  | 2-3             |
| IP Bus Strobe (J11) on page 1-7                         | No Jumper       |
| SCSI Termination (J12) on page 1-8                      | Jumper On       |
| IP Bus Clock (J13) on page 1-9                          | 1-2             |
| SRAM Backup Power Source (J14) on page 1-9              | 1-3, 2-4        |
| Flash Write Protection (J16) on page 1-11               | Jumper On       |
| EPROM/Flash Configuration (J20) on page 1-11            | 5-6, 9-11, 8-10 |
| MC2 DRAM Size (S3) on page 1-15                         | Off-Off-Off     |
| General-Purpose Readable Switch (S4 Pin 5) on page 1-16 | On              |
| IP DMA Snoop Control (S5 Pins 1/2) on page 1-18         | On-On           |
| IP Reset Mode (S5 Pin 3) on page 1-19                   | On              |
| Flash Write Enable Mode (S5 Pin 4) on page 1-20         | On              |
| MCECC DRAM Size (S6) on page 1-21                       | On-Off-On       |

#### Table 1-2. MVME172P2 Configuration Settings

J15 (also J24, if present) is a PLD programming header for lab or factory use. It has no user function.





## VME System Controller (J1)

The MVME172P2 board is factory-configured in "automatic" system controller mode with a jumper across J1 pins 2-3. In this configuration, the MVME172P2 determines whether it is the system controller by its position on the bus. If the board is located in the first slot from the left, it configures itself as the system controller. When the board is operating as system controller, the **SCON** LED is turned on.

If you want the MVME172P2 to function as system controller in all cases, move the jumper to pins 1-2. If the MVME172P2 is not to be system controller under any circumstances, remove the jumper from J1.

**Note** On MVME172P2 boards without the optional VMEbus interface (i.e., with no VMEchip2 ASIC), the jumper may be installed or removed with no effect on normal operation.



## IP Bus Strobe (J11)

Some IP bus implementations make use of the Strobe\* signal (pin AA19 on the Petra ASIC) as an input to the IP modules from the Petra IP2 sector. Other IP interfaces require that the strobe be disconnected.

With a jumper installed between J11 pins 1-2, a programmable frequency source is connected to the Strobe\* signal on the IP bus (for details, refer to the Petra/IP2 chip programming model in the *Programmer's Reference Guide*).

If the jumper is removed from J11, the strobe line is available for a sideband type of messaging between IP modules. The Strobe\* signal is not connected to any active devices on the board, but it may be connected to a pull-up resistor.



## **SCSI Termination (J12)**

The MVME172P2 provides terminators for an SCSI bus. The SCSI terminators are enabled/disabled by a jumper on header J12. The SCSI terminators may be configured as follows.



**Note** If the MVME172P2 is to be located at either end of an SCSI bus, the SCSI bus terminators must be enabled.

### **IP Bus Clock (J13)**

J13 selects the speed of the IP bus clock. The IP bus clock speed may be 8MHz or it may be set to the speed of the local bus clock (i.e., 30MHz for the 60MHz MC68060 or 32MHz for the 64MHz MC68LC060). The default factory configuration has a jumper installed on pins 1-2, denoting an 8MHz clock.

If the jumper is installed on J13 pins 2-3, the IP bus clock speed matches that of the processor local bus clock (30/32MHz), allowing the IP module to pace the MPU. Whether the setting is 8MHz or the local bus clock speed, all IP ports operate at the same speed.



The setting of the IP32 bit in the Control/Status registers (Petra IP2 sector, register at offset \$1D, bit 0) must correspond to that of the jumper. The bit is cleared (0) for 8MHz, or set (1) to match the processor bus clock speed. If the jumper and the CSR bit are not configured the same, the board may not run properly.



## **SRAM Backup Power Source (J14)**

Header J14 determines the source for onboard static RAM backup power. The MVME172P2 is factory-configured to use VMEbus +5V standby voltage as a backup power source for the SRAM (i.e., jumpers are installed across pins 1-3 and 2-4). To select the onboard battery as the backup power source, install the jumpers across pins 3-5 and 4-6. **Note** For MVME172P2s without the optional VMEbus interface (i.e., without the VMEchip2 ASIC), you must select the onboard battery as the backup power source.



Removing all jumpers may temporarily disable the SRAM. Do not remove all jumpers from J14, except for storage.



Primary Source Onboard Battery Secondary Source Onboard Battery





Primary Source VMEbus +5V STBY Secondary Source Onboard Battery



J14

Backup Power Disabled (For storage only)



J14

Primary Source VMEbus +5V STBY

Secondary Source VMEbus +5V STBY (Factory configuration)

6

2



Primary Source Onboard Battery Secondary Source VMEbus +5V STBY

## Flash Write Protection (J16)

When the Flash write-enable jumper is installed (factory configuration), Flash memory can be written to via the normal software routines. When the jumper is removed, Flash memory is not writable.



## **EPROM/Flash Configuration (J20)**

The MVME172P2 can be ordered with 2MB of Flash memory and two EPROM sockets ready for the installation of the EPROMs, which may be ordered separately. The EPROM locations are standard JEDEC 32-pin DIP sockets. The EPROM sockets accommodate four jumper-selectable densities (128 Kbit x 8; 256 Kbit x 8; 512 Kbit x 8 — the default configuration; 1 Mbit x 8) and also permit disabling of the Flash memory.

Header J20 provides eight jumper locations to configure the EPROM sockets.



The next five tables show the address range for each EPROM socket in all four configurations. GPI3 (S4, switch segment 5) is a control bit in the MC2 General-Purpose Inputs register in the Petra ASIC that determines whether reset code is fetched from Flash memory or from EPROMs. (For

particulars on GPI3, refer to the *Programmer's Reference Guide*.)

| Table 1-3. EPROM/Flash Mapping — 1 | 128K x 8 EPROMs |
|------------------------------------|-----------------|
|------------------------------------|-----------------|

| GPI3        |                         | Address Range           | Device Accessed |
|-------------|-------------------------|-------------------------|-----------------|
|             |                         | \$FF800000 - \$FF81FFFF | EPROM A (XU1)   |
| Set to OFF  | 1                       | \$FF820000 - \$FF83FFFF | EPROM B (XU2)   |
|             |                         | \$FFA00000 - \$FFBFFFFF | Onboard Flash   |
| Set to ON 0 | \$FF800000 - \$FF9FFFFF | Onboard Flash           |                 |
|             | 0                       | \$FFA00000 - \$FFA1FFFF | EPROM A (XU1)   |
|             |                         | \$FFA20000 - \$FFA3FFFF | EPROM B (XU2)   |

| Table 1-4 | EPROM/Flash | Mapping — | 256K x 8 EPROMs |
|-----------|-------------|-----------|-----------------|
|-----------|-------------|-----------|-----------------|

| GPI3       |   | Address Range           | Device Accessed |
|------------|---|-------------------------|-----------------|
| Set to OFF | 1 | \$FF800000 - \$FF83FFFF | EPROM A (XU1)   |
|            |   | \$FF840000 - \$FF87FFFF | EPROM B (XU2)   |
|            |   | \$FFA00000 - \$FFBFFFFF | Onboard Flash   |
| Set to ON  | 0 | \$FF800000 - \$FF9FFFFF | Onboard Flash   |
|            |   | \$FFA00000 - \$FFA3FFFF | EPROM A (XU1)   |
|            |   | \$FFA40000 - \$FFA7FFFF | EPROM B (XU2)   |

#### Table 1-5. EPROM/Flash Mapping — 512K x 8 EPROMs

| GPI3       |   | Address Range           | Device Accessed |
|------------|---|-------------------------|-----------------|
| Set to OFF | 1 | \$FF800000 - \$FF87FFFF | EPROM A (XU1)   |
|            |   | \$FF880000 - \$FF8FFFFF | EPROM B (XU2)   |
|            |   | \$FFA00000 - \$FFBFFFFF | Onboard Flash   |
| Set to ON  | 0 | \$FF800000 - \$FF9FFFFF | Onboard Flash   |
|            |   | \$FFA00000 - \$FFA7FFFF | EPROM A (XU1)   |
|            |   | \$FFA80000 - \$FFAFFFFF | EPROM B (XU2)   |

| GPI3       |   | Address Range           | Device Accessed |
|------------|---|-------------------------|-----------------|
| Set to OFF | 1 | \$FF800000 - \$FF8FFFFF | EPROM A (XU1)   |
|            |   | \$FF900000 - \$FF9FFFFF | EPROM B (XU2)   |
|            |   | \$FFA00000 - \$FFBFFFFF | Onboard Flash   |
|            |   | \$FF800000 - \$FF9FFFFF | Onboard Flash   |
| Set to ON  | 0 | \$FFA00000 - \$FFAFFFFF | EPROM A (XU1)   |
|            |   | \$FFB00000 - \$FFBFFFFF | EPROM B (XU2)   |

# Table 1-7. EPROM/Flash Mapping — 1M x 8 EPROMs, Onboard FlashDisabled

| GPI3       |   | Address Range           | Device Accessed |
|------------|---|-------------------------|-----------------|
| Set to OFF | 1 | \$FF800000 - \$FF8FFFFF | EPROM A (XU1)   |
|            |   | \$FF900000 - \$FF9FFFFF | EPROM B (XU2)   |
|            |   | Not used                | Onboard Flash   |
| Set to ON  | 0 | Not used                | Onboard Flash   |
|            |   | \$FF800000 - \$FF8FFFFF | EPROM A (XU1)   |
|            |   | \$FF900000 - \$FF9FFFFF | EPROM B (XU2)   |

## MC2 DRAM Size (S3)

MVME172P2 boards use SDRAM (Synchronous DRAM) in place of DRAM. The MVME172P2's 16/32MB synchronous SDRAM is configurable to emulate either of the following memory models:

- □ 1MB, 4MB, 8MB, or 16MB shared parity-protected DRAM
- □ 4MB, 8MB, 16MB, or 32MB ECC-protected DRAM

The two memory controllers modeled in the Petra ASIC duplicate the functionality of the "parity memory controller" found in MC2 ASICs as well as that of the "single-bit error correcting/double-bit error detecting" memory controller found in MCECC ASICs. Board firmware will initialize the memory controller as appropriate.

If the Petra ASIC is supporting MVME1X2P4 functionality, firmware will enable the parity (MC2) memory controller model. If the Petra ASIC is supporting MVME1X2P2 functionality, firmware will enable either the parity or the MCECC memory controller model, depending on the board configuration. Board configuration is a function of switch settings and resistor population options.

S3 comes into play in the MC2 memory controller model. S3 is a foursegment slide switch whose lower three segments establish the size of the parity DRAM (segment 4 is not used.) Refer to the illustration and table below for specifics.



2734 0004

| S3<br>Segment 1 | S3<br>Segment 2 | S3<br>Segment 3 | MC2 DRAM<br>Size |
|-----------------|-----------------|-----------------|------------------|
| ON              | ON              | ON              | 1MB              |
| OFF             | ON              | ON              | 4MB              |
| OFF             | ON              | OFF             | 8MB              |
| OFF             | OFF             | ON              | Disabled         |
| OFF             | OFF             | OFF             | 16MB             |

Table 1-8. MC2 DRAM Size Settings

**Notes** As shown in the table, the Petra/MC2 interface supports parity DRAM emulations up to 16MB. For sizes beyond 16MB, it is necessary to use the MCECC memory model.

For access to the MCECC registers, you must first disable the MC2 interface by setting S3 to 001 (Off/Off/On). Further details on selecting the MCECC emulation can be found under *MCECC DRAM Size (S6)*.

If you modify the switch settings, you will need to execute **env;d** <CR> so that the firmware recognizes the new memory defaults.

### General-Purpose Readable Switch (S4 Pin 5)

Switch S4 is similar in function to the general-purpose readable jumper headers found on earlier MVME162/172 series boards. S4 provides eight software-readable switch segments. These switches can be read as bits in a register (at address \$FFF4202C) in the MC2 General-Purpose Inputs register in the Petra ASIC (refer to the *Programmer's Reference Guide* for details). Bit GPI7 is associated with switch segment 1; bit GPI0 is associated with switch segment 8. The bit values are read as a **0** when the switch is on, and as a **1** when the switch is off. The MVME172P2 is shipped from the factory with S4 set to all **0**s (all switches set to **ON**), as diagrammed below.

If the MVME172Bug firmware is installed, four bits are user-definable (i.e., switch segments 1-4). If the MVME172Bug firmware is not installed, seven bits are user-definable (i.e., segments 1-4 and segments 6-8).

**Note** Switch segment 5 (GPI3) is reserved to select either the Flash memory map (switch set to **ON**) or the EPROM memory map (switch set to **OFF**). GPI3 is not user-definable.

| OFF  | S4              | ON | 172 BUG Installed (default) | User Code Installed   |
|------|-----------------|----|-----------------------------|-----------------------|
| GPI7 | 500000 <b></b>  | 1  | USER-DEFINABLE              | USER-DEFINABLE        |
| GPI6 | <b></b>         |    | USER-DEFINABLE              | USER-DEFINABLE        |
| GPI5 |                 |    | USER-DEFINABLE              | USER-DEFINABLE        |
| GPI4 | ::::: <b>:</b>  |    | USER-DEFINABLE              | USER-DEFINABLE'       |
| GPI3 |                 | 5  | ON=FLASH; OFF=EPROM         | ON=FLASH; OFF=EPROM   |
| GPI2 | ::::: <b>::</b> |    | REFER TO DEBUG MANUAL       | REFER TO DEBUG MANUAL |
| GPI1 | ∎               |    | REFER TO DEBUG MANUAL       | REFER TO DEBUG MANUAL |
| GPI0 |                 | 8  | REFER TO DEBUG MANUAL       | REFER TO DEBUG MANUAL |

Flash Selected (factory configuration)

2735 0004

## IP DMA Snoop Control (S5 Pins 1/2)

Segments 1 and 2 of switch S5 define the state of the snoop control bus when an IP DMA controller is local bus master. As shown in Table 1-9, S5 segment 1 controls Snoop Control signal 1 on the MC680x0 processor. S5 segment 2 controls Snoop Control signal 0. Setting a segment to **ON** produces a logical 0; setting it to **OFF** produces a logical 1.



S5 varies in function according to the type of processor installed. For MVME162P2 boards with an MC68040 processor, setting segments 1 and 2 of switch S5 to **OFF** or leaving both segments set to **ON** (the factory configuration) inhibits snooping. Enabling snooping requires one of two possible **ON/OFF** combinations, according to the operation desired. MVME172P2 boards with an MC68060 processor have different snoop functionality.

The following table lists the snoop operations represented by the settings of S5 with both types of processor. For further details, refer to the MC68040 or MC68060 microprocessor user's manuals listed in the *Related Documentation* appendix.

| S5-1        | S5-2 | Requested Snoop Operation             |                |  |  |
|-------------|------|---------------------------------------|----------------|--|--|
| (SC1) (SC0) |      | MC68040                               | MC68060        |  |  |
| On          | On   | Snoop disabled                        | Snoop enabled  |  |  |
| On          | Off  | Source dirty, sink byte/word/longword | Snoop disabled |  |  |
| Off         | On   | Source dirty, invalidate line         | Snoop enabled  |  |  |
| Off         | Off  | Snoop disabled (Reserved)             | Snoop disabled |  |  |

 Table 1-9.
 Switch S5 Snoop Control Encoding

## IP Reset Mode (S5 Pin 3)

Segment 3 of switch S5 defines the IP controller model (IP1 or IP2) to be emulated when the board comes up. With S5 segment 3 set to **ON** (the factory configuration), the board initializes in IP2 mode. With S5 segment 3 set to **OFF**, the board initializes in IP1 mode.



In IP2 mode, IP resets occur only in response to a direct software write or to a power-up reset; the IP reset control bit is not self-clearing.

In IP1 mode, the IP reset control bit clears itself after after a 1msec interval. IP resets may occur in response to a software write, a power-up reset, or a local bus reset. For details, refer to the *Programmer's Reference Guide* listed under "Related Documentation" in Appendix E.

## Flash Write Enable Mode (S5 Pin 4)

Segment 4 of switch S5 defines the Flash memory controller model (MC1 or MC2) to be emulated when enabling or disabling Flash memory accesses on the MVME172P2 board. With S5 segment 4 set to **ON** (the factory configuration), the board initializes in MC2 mode. With S5 segment 4 set to **OFF**, the board initializes in MC1 mode.



2736 0004 (3-3)

In MC2 mode, writes to Flash memory are enabled or inhibited by a control bit at memory location \$FFF42042. With the control bit set to **1**, Flash memory is write-enabled.

In MC1 mode, writes to Flash memory are enabled by a memory access to any location in the range \$FFFCC000-\$FFFCFFF. Writes to Flash memory are disabled by a memory access to any location in the range \$FFFC8000-\$FFFCBFFF. For details, refer to the *Programmer's Reference Guide* listed under "Related Documentation" in Appendix E.

# MCECC DRAM Size (S6)

MVME1X2P2 boards use SDRAM (Synchronous DRAM) in place of DRAM. The MVME172P2's 16MB synchronous SDRAM is configurable to emulate either of the following memory models:

- □ 1MB, 4MB, 8MB, or 16MB shared parity-protected DRAM
- □ 4MB, 8MB, or 16MB ECC-protected DRAM

The two memory controllers modeled in the Petra ASIC duplicate the functionality of the "parity memory controller" found in MC2 ASICs as well as that of the "single-bit error correcting/double-bit error detecting" memory controller found in MCECC ASICs. Board firmware will initialize the memory controller as appropriate.

If the Petra ASIC is supporting MVME1X2P4 functionality, firmware will enable the parity (MC2) memory controller model. If the Petra ASIC is supporting MVME1X2P2 functionality, firmware will enable either the parity or the MCECC memory controller model, depending on the board configuration. Board configuration is a function of switch settings and resistor population options.

S6 comes into play in the MCECC memory controller model. S6 is a foursegment slide switch whose lower three segments establish the size of the ECC DRAM (segment 4 is not used.) Refer to the illustration and table below for specifics.



| S6<br>Segment 1 | S6<br>Segment 2 | S6<br>Segment 3 | MCECC<br>DRAM Size |
|-----------------|-----------------|-----------------|--------------------|
| ON              | ON              | ON              | 4MB                |
| ON              | ON              | OFF             | 8MB                |
| ON              | OFF             | ON              | 16MB               |
| ON              | OFF             | OFF             | 32MB               |
| OFF             | ON              | ON              | 64MB               |

Table 1-10. MCECC DRAM Size Settings

**Note** For the MCECC memory model to be enabled, the MC2 emulation must be disabled. You disable the MC2 memory model by setting the MC2 DRAM size select switch (S3) to 110 (Off/Off/On). Refer to *MC2 DRAM Size* (S3) for further details.

The factory default setting for S6 is 16MB (On/Off/On). If you modify the switch settings, you will need to execute **env;d** <CR> so that the firmware recognizes the new memory defaults.

# Installation Instructions

This section covers:

- □ Installation of IndustryPacks (IPs) on the MVME172P2
- □ Installation of the MVME172P2 in a VME chassis
- System considerations relevant to the installation. Ensure that an EPROM device is installed as needed. Before installing IndustryPacks, ensure that the serial ports and all header jumpers and configuration switches are set as appropriate.

### **IP Installation on the MVME172P2**

The MVME172P2 accommodates up to two IndustryPack (IP) modules. Install the IP modules on the MVME172P2 as follows:

- Each IP module has two 50-pin connectors that plug into two corresponding 50-pin connectors on the MVME172P2: J5/J6, J7/J8. See Figure 2-1 for the MVME172P2 connector locations.
  - Orient the IP module(s) so that the tapered connector shells mate properly. Plug IP\_a into connectors J5 and J6; plug IP\_b into J7 and J8. If a double-sized IP is used, plug IP\_ab into J5, J6, J7, and J8.
- 2. Two additional 50-pin connectors (J3 and J4) are provided behind the MVME172P2 front panel for external cabling connections to the IP modules. There is a one-to-one correspondence between the signals on the cabling connectors and the signals on the associated IP connectors (i.e., J4 has the same IP\_a signals as J5; J3 has the same IP\_b signals as J7.
  - Connect user-supplied 50-pin cables to J3 and J4 as needed.
     (Because of the varying requirements for each different kind of IP, Motorola does not supply these cables.)
  - Bring the IP cables out the narrow slots in the MVME172P2 front panel and attach them to the appropriate external equipment, depending on the nature of the particular IP(s).

### **MVME172P2** Installation

With EPROM and IP modules installed and headers or switches properly configured, proceed as follows to install the MVME172P2 in a VME chassis:

1. Turn all equipment power OFF and disconnect the power cable from the AC power source.

damage to module components.



Warning

Inserting or removing modules while power is applied could result in

Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting.

- 2. Remove the chassis cover as instructed in the user's manual for the equipment.
- 3. Remove the filler panel from the card slot where you are going to install the MVME172P2.
  - If you intend to use the MVME172P2 as system controller, it must occupy the leftmost card slot (slot 1). The system controller must be in slot 1 to correctly initiate the bus-grant daisy-chain and to ensure proper operation of the IACK daisy-chain driver.
  - If you do not intend to use the MVME172P2 as system controller, it can occupy any unused double-height card slot.
- 4. Slide the MVME172P2 into the selected card slot. Be sure the module is seated properly in the P1 and P2 connectors on the backplane. Do not damage or bend connector pins.
- 5. Secure the MVME172P2 in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions.
- 6. On the chassis backplane, remove the INTERRUPT ACKNOWLEDGE (IACK) and BUS GRANT (BG) jumpers from the header for the card slot occupied by the MVME172P2.
- **Note** Some VME backplanes (e.g., those used in Motorola "Modular Chassis" systems) have an autojumpering feature for automatic propagation of the IACK and BG signals. Step 6 does not apply to such backplane designs.
  - 7. Connect the appropriate cable(s) to the panel connectors for the serial ports, SCSI port, and LAN Ethernet port.

- Note that some cables are not provided with the MVME172P2 and must be made or purchased by the user. (Motorola recommends shielded cable for all peripheral connections to minimize radiation.)
- 8. Connect the peripheral(s) to the cable(s).
- 9. Install any other required VMEmodules in the system.
- 10. Replace the chassis cover.
- 11. Connect the power cable to the AC power source and turn the equipment power ON.

#### System Considerations

The MVME172P2 draws power from VMEbus backplane connectors P1 and P2. P2 is also used for the upper 16 bits of data in 32-bit transfers, and for the upper 8 address lines in extended addressing mode. The MVME172P2 may not operate properly without its main board connected to VMEbus backplane connectors P1 and P2.

Whether the MVME172P2 operates as a VMEbus master or as a VMEbus slave, it is configured for 32 bits of address and 32 bits of data (A32/D32). However, it handles A16 or A24 devices in the address ranges indicated in the *VMEchip2* chapter of the *Programmer's Reference Guide*. D8 and/or D16 devices in the system must be handled by the MC680x0/MC68LC0x0 software. For specifics, refer to the memory maps in the *Programmer's Reference Guide*.

The MVME172P2 contains shared onboard DRAM whose base address is software-selectable. Both the onboard processor and offboard VMEbus devices see this local DRAM at base physical address \$00000000, as programmed by the MVME172Bug firmware. This may be changed via software to any other base address. Refer to the *Programmer's Reference Guide* for more information.

If the MVME172P2 tries to access offboard resources in a nonexistent location and is not system controller, and if the system does not have a global bus timeout, the MVME172P2 waits forever for the VMEbus cycle to complete. This will cause the system to lock up. There is only one

situation in which the system might lack this global bus timeout: when the MVME172P2 is not the system controller and there is no global bus timeout elsewhere in the system.

Multiple MVME172P2s may be installed in a single VME chassis. In general, hardware multiprocessor features are supported.

**Note** If you are installing multiple MVME172P2s in an MVME945 chassis, do not install an MVME172P2 in slot 12. The height of the IP modules may cause clearance difficulties in that slot position.

Other MPUs on the VMEbus can interrupt, disable, communicate with, and determine the operational status of the processor(s). One register of the GCSR (global control/status register) set in the VMEchip2 ASIC includes four bits that function as location monitors to allow one MVME172P2 processor to broadcast a signal to any other MVME172P2 processors. All eight registers of the GCSR set are accessible from any local processor as well as from the VMEbus.

The following circuits are protected by solid-state fuses that open during overload conditions and reset themselves once the overload is removed:

- □ IndustryPack +5V (R58)
- □ IndustryPack +12V (R75)
- □ IndustryPack −12V (R101)
- $\Box$  Remote reset connector +5V (R90)
- $\Box$  SCSI terminator +5V (R157)
- □ LAN AUI +12V (R245)

The **FUSES** LED illuminates to indicate that all fuses are functioning correctly. If a solid-state fuse opens, you will need to remove power for several minutes to let the fuse reset to a closed or shorted condition.

## **Serial Connections**

The MVME172P2 uses two Zilog Z85230 serial port controllers to implement the four serial communications interfaces. Each interface supports:

- □ CTS, DCD, RTS, and DTR control signals
- □ TXD and RXD transmit/receive data signals

Because the serial clocks are omitted in the MVME172P2 implementation, serial communications are strictly asynchronous. The Z85230s are interfaced as DTE (data terminal equipment) with EIA-232-D signal levels. The serial ports are routed to four RJ-45 connectors on the front panel. The MVME172P2 hardware supports asynchronous serial baud rates of 110b/s to 38.4Kb/s.

For the pin assignments of the RJ-45 connectors on the front panel, refer to Chapter 5, *Pin Assignments*. For additional information on the MVME172P2 serial communications interface, refer to the *Z85230 Serial Communications Controller Product Brief* listed under *Manufacturer's Documents* in Appendix E, *Related Documentation*. For additional information on the EIA-232-D interface, refer to the *EIA-232-D Standard*.

# Startup and Operation

# Introduction

This chapter provides information on powering up the MVME172P2 VME Embedded Controller after its installation in a system, and describes the functionality of the switches, status indicators, and I/O ports.

For programming information, consult the *MVME1X2P2* Embedded Controller Programmer's Reference Guide.

# **Front Panel Switches and Indicators**

There are two switches (**ABORT** and **RESET**) and four LEDs (**FAIL**, **RUN**, **FUSES**, **SCON**) located on the MVME172P2 front panel.

| Control/Indicator             | Function                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Abort Switch (ABORT)          | Sends an interrupt signal to the processor. The interrupt is normally<br>used to abort program execution and return control to the debugger<br>firmware located in the MVME172P2 Flash memory.<br>The interrupter connected to the Abort switch is an edge-sensitive<br>circuit, filtered to remove switch bounce.                                             |
| Reset Switch ( <b>RESET</b> ) | Resets all onboard devices. Also drives a SYSRESET* signal if the MVME172P2 is system controller. SYSRESET* signals may be generated by the Reset switch, a power-up reset, a watchdog timeout, or by a control bit in the Local Control/Status Register (LCSR) in the VMEchip2 ASIC. For further details, refer to Chapter 4, <i>Functional Description</i> . |

#### Table 2-1. MVME172P2 Front Panel Controls

| Control/Indicator      | Function                                                                                                               |
|------------------------|------------------------------------------------------------------------------------------------------------------------|
| FAIL LED (DS1, red)    | Board failure. Lights if a fault occurs on the MVME172P2 board.                                                        |
| RUN LED (DS2, green)   | CPU activity. Indicates that one of the local bus masters is executing a local bus cycle.                              |
| FUSES LED (DS3, green) | Fuse OK. Indicates that +5Vdc, +12Vdc, and -12Vdc power is available to the LAN and SCSI interfaces and IP connectors. |
| SCON LED (DS4, green)  | System controller. Lights when the VMEchip2 ASIC is functioning as VMEbus system controller.                           |

#### Table 2-1. MVME172P2 Front Panel Controls

# **Initial Conditions**

After you have verified that all necessary hardware preparation has been done, that all connections have been made correctly, and that the installation is complete, you can power up the system. Applying power to the system (as well as resetting it) triggers an initialization of the MVME172P2's MPU, hardware, and firmware along with the rest of the system.

The Flash-resident firmware initializes the devices on the MVME172P2 board in preparation for booting the operating system. The firmware is shipped from the factory with a set of defaults appropriate to the board. In most cases there is no need to modify the firmware configuration before you boot the operating system. For specifics in this regard, refer to Chapter 3 and to the user documentation for the MVME172Bug firmware.

# **Applying Power**

When you power up (or when you reset) the system, the firmware executes some self-checks and proceeds to the hardware initialization. The system startup flows in a predetermined sequence, following the hierarchy inherent in the processor and the MVME172P2 hardware. The figure below charts the flow of the basic initialization sequence that takes place during system startup.



Figure 2-1. MVME172P2/Firmware System Startup

# **Pre-Startup Checklist**

Before you power up the MVME172P2 system, be sure that the following conditions exist:

- 1. Jumpers and/or configuration switches on the MVME172P2 VME Embedded Controller and associated equipment are set as required for your particular application.
- 2. The MVME172P2 board is installed and cabled up as appropriate for your particular chassis or system, as outlined in Chapter 1.
- 3. The terminal that you plan to use as the system console is connected to the console port (serial port 1) on the MVME172P2 module.
- 4. The terminal is set up as follows:
  - Eight bits per character
  - One stop bit per character
  - Parity disabled (no parity protection)
  - Baud rate 9600 baud (the default baud rate of many serial ports at power-up)
- 5. Any other device that you wish to use, such as a host computer system and/or peripheral equipment, is cabled to the appropriate connectors.

After you complete the checks listed above, you are ready to power up the system.

# Bringing up the Board

The MVME172P2 comes with MVME172Bug firmware installed. For the firmware to operate properly with the board, you must follow the steps below.



Inserting or removing boards with power applied may damage board components.

Turn all equipment power OFF. Refer to *MVME172P2 Configuration* on page 1-5 and verify that jumpers and switches are configured as necessary for your particular application.

 Configuration switch S4 on the MVME172P2 contains eight segments, which all affect the operation of the firmware. They are read as a register (at location \$FFF4202C) in the Petra MC2 sector. (The MVME1X2P2 VME Embedded Controller Programmer's Reference Guide has additional information on the Petra MC2 emulation.) The bit values are read as a 0 when the corresponding switch segment is set to ON, or as a 1 when that segment is set to OFF.

The default configuration for S4 has S4 set to all **0**s (all switch segments set to **ON**). The 172Bug firmware reserves/defines the four lower order bits (GPI0 to GPI3, switch segments 5-8). Table 2-2 describes the bit assignments on S4.

- 2. Configure header J1 as appropriate for the desired system controller functionality (always system controller, never system controller, or self-regulating) on the MVME172P2.
- 3. Header J11 enables or disables the IP bus strobe function on the MVME172P2. The factory configuration puts no jumper on J11, disabling the Strobe\* signal to the Petra/IP2 chip. Verify that this setting is appropriate for your application.

| Bit No. | S4 Segment | Function                                                                                                                                                                                                                                                          |
|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPI0    | 8          | When set to 1 (high), instructs the debugger to use local static RAM for its work page (variables, stack, vector tables, etc.).                                                                                                                                   |
| GPI1    | 7          | When set to 1 (high), instructs the debugger to use the default<br>setup/operation parameters in ROM instead of the user setup/operation<br>parameters in NVRAM. The effect is the same as pressing the <b>RESET</b><br>and <b>ABORT</b> switches simultaneously. |
|         |            | This feature can be helpful in the event the user setup is corrupted or does not meet a sanity check. Refer to the <b>ENV</b> command description for the Flash/ROM defaults.                                                                                     |
| GPI2    | 6          | Reserved for future use.                                                                                                                                                                                                                                          |
| GPI3    | 5          | When set to 0 (low), informs the debugger that it is executing out of Flash memory. When set to 1 (high), it informs the debugger that it is executing out of the PROM.                                                                                           |
| GPI4    | 4          | Open to your application.                                                                                                                                                                                                                                         |
| GPI5    | 3          | Open to your application.                                                                                                                                                                                                                                         |
| GPI6    | 2          | Open to your application.                                                                                                                                                                                                                                         |
| GPI7    | 1          | Open to your application.                                                                                                                                                                                                                                         |

Table 2-2. Software-Readable Switches

- 4. Header J12 enables/disables the SCSI terminators provided on the MVME172P2. If the board is to be located at either end of an SCSI bus, the SCSI bus terminators must be enabled. The factory configuration has a jumper installed on J12, enabling SCSI termination. Verify that this setting is appropriate for your application.
- 5. Header J13 configures the IP bus clock for either 8MHz or the processor bus clock speed (60MHz for the MC68060 or 64MHz for the MC68LC060). The factory configuration has a jumper installed on J13 pins 1-2, denoting an 8MHz clock. Verify that this setting is appropriate for your application.
- The jumpers on header J14 establish the SRAM backup power source on the MVME172P2. The factory configuration uses VMEbus +5V standby voltage as the primary and secondary power

source (the onboard battery is disconnected). Verify that this configuration is appropriate for your application.

- 7. Header J16 defines the state of Flash memory write protection. The factory configuration has the jumper installed, permitting writes to Flash. Verify that this setting is appropriate for your application.
- 8. The EPROM/Flash configuration header, J20, should be jumpered between pins 5-6, 9-11, and 8-10. This sets it up for a 512Kbit x 8 EPROM density, the factory default.
- Verify that the settings of configuration switches S3 (MC2 DRAM size), S5 (IP DMA snoop control, IP Reset mode, and Flash Write Enable mode), and S6 (MCECC DRAM size) are appropriate for your memory controller emulation.
- 10. Refer to the setup procedure for your particular chassis or system for details concerning the installation of the MVME172P2.
- Connect the terminal to be used as the 172Bug system console to the default EIA-232-D port at Serial Port 1 on the front panel of the MVME172P2. Set the terminal up as follows:
  - Eight bits per character
  - One stop bit per character
  - Parity disabled (no parity)
  - Baud rate 9600 baud (the power-up default)

After power-up, you can reconfigure the baud rate of the debug port by using the 172Bug Port Format (**PF**) command.

- **Note** Whatever the baud rate, some form of hardware handshaking either XON/XOFF or via the RTS/CST line is desirable if the system supports it. If you get garbled messages and missing characters, you should check the terminal to make sure that handshaking is enabled.
  - 12. If you have equipment (such as a host computer system and/or a serial printer) to connect to the other EIA-232-D port connectors, connect the appropriate cables and configure the port(s) as detailed

in Step 11 above. After power-up, you can reconfigure the port(s) by programming the MVME172P2 Z85230 Serial Communications Controllers (SCCs) or by using the 172Bug **PF** command.

 Power up the system. 172Bug executes some self-checks and displays the debugger prompt 172-Bug> if the firmware is in Board mode.

However, if the **ENV** command has placed 172Bug in System mode, the system performs a self-test and tries to autoboot. Refer to the **ENV** and **MENU** commands (Table 3-2).

If the confidence test fails, the test is aborted when the first fault is encountered. If possible, an appropriate message is displayed, and control then returns to the menu.

14. Before using the MVME172P2 after the initial installation, set the date and time using the following command line structure:

172-Bug> **SET** [*mmddyyhhmm*]|[<+/-*CAL*>;**C**]

For example, the following command line starts the real-time clock and sets the date and time to 10:37 a.m., November 7, 2000:

#### 172-Bug> SET 1107001037

The board's self-tests and operating systems require that the realtime clock be running.

**Note** If you wish to execute the debugger out of Flash and Flash does not contain 172Bug, you may copy the EPROM version of 172Bug to Flash memory. To copy the EPROM version of 172Bug to Flash memory, first verify that a jumper is in place on J16 to enable Flash writes, set switch S4 segment 5 to **ON**, and make sure that 172Bug is in Bug mode. Then copy the EPROM contents to Flash memory with the **PFLASH** command as follows:

172-Bug> PFLASH FF800000:80000 FFA00000

Then remove the jumper from J16 (if you wish to disable subsequent Flash writes) and slide switch S4 segment 5 back to **OFF**. (172Bug always executes from memory location FF800000; the setting of S4 determines whether that location is in EPROM or Flash.)

### Autoboot

Autoboot is a software routine that is contained in the 172Bug Flash/EPROM to provide an independent mechanism for booting an operating system. This autoboot routine automatically scans for controllers and devices in a specified sequence until a valid bootable device containing a boot media is found or the list is exhausted. If a valid bootable device is found, a boot from that device is started. The controller scanning sequence goes from the lowest controller Logical Unit Number (LUN) detected to the highest LUN detected. Controllers, devices, and their LUNs are listed in Appendix D.

At power-up, Autoboot is enabled and (provided that the drive and controller numbers encountered are valid) the following message is displayed upon the system console:

Autoboot in progress... To abort hit <BREAK>

A delay follows this message so that you can abort the Autoboot process if you wish. Then the actual I/O begins: the program designated within the volume ID of the media specified is loaded into RAM and control passes to it. If you want to gain control without Autoboot during this time, however, you can press the <BREAK> key or the software **ABORT** or **RESET** switches.

The Autoboot process is controlled by parameters contained in the **ENV** command. These parameters allow the selection of specific boot devices and files, and allow programming of the Boot delay. Refer to the **ENV** command description in Chapter 3 for more details.



Although you can use streaming tape to autoboot, the same power supply must be connected to the tape drive, the controller, and the MVME172P2. At power-up, the tape controller will position the streaming tape to the load point where the volume ID can correctly be read and used.

However, if the MVME172P2 loses power but the controller does not, and the tape happens to be at load point, the necessary command sequences (attach and rewind) cannot be given to the controller and the autoboot will not succeed.

# ROMboot

As shipped from the factory, 172Bug occupies an EPROM installed in XU2. This leaves the remaining EPROM socket (XU1) and the Flash memory available for your use.

**Note** You may wish to contact your Motorola sales office for assistance in using these resources.

The ROMboot function is configured/enabled via the **ENV** command (refer to Chapter 3) and is executed at power-up (optionally also at reset).

You can also execute the ROMboot function via the **RB** command, assuming there is valid code in the memory devices (or optionally elsewhere on the board or VMEbus) to support it. If ROMboot code is installed, a user-written routine is given control (if the routine meets the format requirements).

One use of ROMboot might be resetting the SYSFAIL\* line on an unintelligent controller module. The **NORB** command disables the function.

For a user's ROMboot module to gain control through the ROMboot linkage, four conditions must exist:

□ Power has just been applied (but the **ENV** command can change this to also respond to any reset).

- Your routine is located within the MVME172P2 Flash/PROM memory map (but the ENV command can change this to any other portion of the onboard memory, or even offboard VMEbus memory).
- □ The ASCII string "BOOT" is found in the specified memory range.
- □ Your routine passes a checksum test, which ensures that this routine was really intended to receive control at powerup.

For complete details on using the ROMboot function, refer to the *Debugging Package for Motorola 68K CISC CPUs User's Manual.* 

#### **Network Boot**

Network Auto Boot is a software routine in the 172Bug Flash/EPROM which provides a mechanism for booting an operating system using a network (local Ethernet interface) as the boot device. The Network Auto Boot routine automatically scans for controllers and devices in a specified sequence until a valid bootable device containing boot media is found or until the list is exhausted. If a valid bootable device is found, a boot from that device is started. The controller scanning sequence goes from the lowest controller Logical Unit Number (LUN) detected to the highest LUN detected. (Refer to Appendix C for default LUNs.)

At power-up, Network Boot is enabled and (provided that the drive and controller numbers encountered are valid) the following message is displayed upon the system console:

```
Network Boot in progress... To abort hit <BREAK>
```

After this message, there is a delay to let you abort the Auto Boot process if you wish. Then the actual I/O is begun: the program designated within the volume ID of the media specified is loaded into RAM and control passes to it. If you want to gain control without Network Boot during this time, however, you can press the <BREAK> key or use the software **ABORT** or **RESET** switches.

Network Auto Boot is controlled by parameters contained in the **NIOT** and **ENV** commands. These parameters allow the selection of specific boot devices, systems, and files, and allow programming of the Boot delay. Refer to the **ENV** command description in Chapter 3 for more details.

# **Restarting the System**

You can initialize the system to a known state in three different ways: Reset, Abort, and Break. Each method has characteristics which make it more suitable than the others in certain situations.

A special debugger function is accessible during resets. This feature instructs the debugger to use the default setup/operation parameters in ROM instead of your own setup/operation parameters in NVRAM. To activate this function, you press the **RESET** and **ABORT** switches at the same time. This feature can be helpful in the event that your setup/operation parameters are corrupted or do not meet a sanity check. Refer to the **ENV** command description in Chapter 3 for the ROM defaults.

#### Reset

Powering up the MVME172P2 initiates a system reset. You can also initiate a reset by pressing and quickly releasing the **RESET** switch on the MVME172P2 front panel, or reset the board in software.

For details on resetting the MVME172P2 board through software, refer to the MVME1X2P2 Embedded Controller Programmer's Reference Guide.

Both "cold" and "warm" reset modes are available. By default, 172Bug is in "cold" mode. During *cold* resets, a total system initialization takes place, as if the MVME172P2 had just been powered up. All static variables (including disk device and controller parameters) are restored to their default states. The breakpoint table and offset registers are cleared. The target registers are invalidated. Input and output character queues are cleared. Onboard devices (timer, serial ports, etc.) are reset, and the two serial ports are reconfigured to their default state. During *warm* resets, the 172Bug variables and tables are preserved, as well as the target state registers and breakpoints.

Note that when the MVME172P2 comes up in a cold reset, 172Bug runs in Board mode. Using the Environment (ENV) or MENU commands can make 172Bug run in System mode. Refer to Chapter 3 for specifics.

You will need to reset your system if the processor ever halts, or if the 172Bug environment is ever lost (vector table is destroyed, stack corrupted, etc.).

#### Abort

Aborts are invoked by pressing and releasing the **ABORT** switch on the MVME172P2 front panel. When you invoke an abort while executing a user program (running target code), a snapshot of the processor state is stored in the target registers. This characteristic makes aborts most appropriate for terminating user programs that are being debugged.

If a program gets caught in a loop, for instance, aborts should be used to regain control. The target PC, register contents, etc., help to pinpoint the malfunction.

Pressing and releasing the **ABORT** switch generates a local board condition which may interrupt the processor if enabled. The target registers, reflecting the machine state at the time the **ABORT** switch was pressed, are displayed on the screen. Any breakpoints installed in your code are removed and the breakpoint table remains intact. Control returns to the debugger.

### Break

Pressing and releasing the <BREAK> key on the terminal keyboard generates a "power break". Breaks do not produce interrupts. The only time that breaks are recognized is while characters are being sent or received by the console port. A break removes any breakpoints in your code and keeps the breakpoint table intact. If the function was entered using SYSCALL, Break also takes a snapshot of the machine state. This machine state is then accessible to you for diagnostic purposes.

In many cases, you may wish to terminate a debugger command before its completion (for example, during the display of a large block of memory). Break allows you to terminate the command.

# **Diagnostic Facilities**

The 172Bug package includes a set of hardware diagnostics for testing and troubleshooting the MVME172P2. To use the diagnostics, switch directories to the diagnostic directory.

If you are in the debugger directory, you can switch to the diagnostic directory with the debugger command Switch Directories (**SD**). The diagnostic prompt 172-Diag> appears. Refer to the *Debugging Package for Motorola 68K CISC CPUs User's Manual* for complete descriptions of the diagnostic routines available and instructions on how to invoke them. Note that some diagnostics depend on restart defaults that are set up only in a particular restart mode. The documentation for such diagnostics includes restart information.

# 172Bug Firmware

3

# Introduction

The 172Bug firmware is the layer of software just above the hardware. The firmware supplies the appropriate initialization for devices on the MVME172P2 board upon power-up or reset.

This chapter describes the basics of 172Bug and its architecture, describes the monitor (interactive command portion of the firmware) in detail, and gives information on using the debugger and special commands. A list of 172Bug commands appears at the end of the chapter.

For complete user information about 172Bug, refer to the *Debugging Package for Motorola 68K CISC CPUs User's Manual* and to the *MVME172Bug Diagnostics User's Manual*, listed under *Related Documentation*.

# **172Bug Overview**

The firmware for the M68000-based (68K) series of board and system level products has a common genealogy, deriving from the Bug firmware currently used on all Motorola M68000-based CPUs. The M68000 firmware version implemented on the MVME172P2 MC68060- or MC68LC060-based embedded controller is known as MVME172Bug, or 172Bug. It includes diagnostics for testing and configuring IndustryPack modules.

172Bug is a powerful evaluation and debugging tool for systems built around MVME172P2 CISC-based microcomputers. Facilities are available for loading and executing user programs under complete operator control for system evaluation. The 172Bug firmware provides a high degree of functionality, user friendliness, portability, and ease of maintenance. 172Bug includes:

- Commands for display and modification of memory
- Breakpoint and tracing capabilities
- □ A powerful assembler/disassembler useful for patching programs
- □ A "self-test at power-up" feature which verifies the integrity of the system

In addition, the TRAP #15 system calls make various 172Bug routines that handle I/O, data conversion, and string functions available to user programs.

172Bug consists of three parts:

- □ A command-driven user-interactive *software debugger*, described in this chapter. It is referred to here as "the debugger" or "172Bug".
- □ A command-driven *diagnostic package* for the MVME172P2 hardware, referred to here as "the diagnostics".
- □ A *user interface* or *debug/diagnostics monitor* that accepts commands from the system console terminal.

When using 172Bug, you operate out of either the *debugger directory* or the *diagnostic directory*.

- If you are in the debugger directory, the debugger prompt 172-Bug> is displayed and you have all of the debugger commands at your disposal.
- If you are in the diagnostic directory, the diagnostic prompt 172-Diag> is displayed and you have all of the diagnostic commands at your disposal as well as all of the debugger commands.

Because 172Bug is command-driven, it performs its various operations in response to user commands entered at the keyboard. When you enter a command, 172Bug executes the command and the prompt reappears. However, if you enter a command that causes execution of user target code (for example, **GO**), then control may or may not return to 172Bug, depending on the outcome of the user program.

If you have used one or more of Motorola's other debugging packages, you will find the CISC 172Bug very similar. Some effort has also been made to improve the consistency of interactive commands. For example, delimiters between commands and arguments may be commas or spaces interchangeably.

# **172Bug Implementation**

Physically, 172Bug is contained in a single 27C040 DIP EPROM installed in socket XU2, providing 512KB (128K longwords) of storage. Optionally, the 172Bug firmware can be loaded and executed in a 28F160S5 Flash memory chip. The executable code is checksummed at every power-on or reset firmware entry, and the result (which includes a precalculated checksum contained in the memory devices) is tested for an expected zero. Users are cautioned against modification of the memory devices unless precautions for re-checksumming are taken.

**Note** MVME172P2 boards ordered without the VMEbus interface are shipped with Flash memory blank (the factory uses the VMEbus to program the Flash memory with debugger code). To use the 172Bug package, be sure that switch S4 segment 5 is configured to select the EPROM memory map.

If you subsequently wish to run the debugger from Flash memory, you must first initialize Flash memory with the **PFLASH** command, then reconfigure S4. Refer to Step 14 (Note) under *Bringing up the Board* on page 2-5 for further details.

## **Memory Requirements**

The program portion of 172Bug is approximately 512KB of code, consisting of download, debugger, and diagnostic packages and contained entirely in Flash memory or EPROM.

The 172Bug firmware executes from address \$FF800000 whether in Flash or EPROM. If you set switch S4 segment 5 to **ON**, the address spaces of the Flash and EPROM are swapped. For MVME172P-642 series boards (MVME172P2), the factory ship configuration *except* in the no-VMEbus case has switch S4 segment 5 set to **OFF** (172Bug operating out of Flash).

The 172Bug initial stack completely changes 8KB of SRAM memory at addresses \$FFE0C000 through \$FFE0DFFF, at power-up or reset.

Table 3-1. Memory Offsets with 172Bug

| Type of Memory Present                                                                   | Default DRAM<br>Base Address | Default SRAM<br>Base Address |
|------------------------------------------------------------------------------------------|------------------------------|------------------------------|
| 4/8/16/32MB synchronous DRAM (SDRAM). Appears as parity memory at 1/8/16MB, ECC at 32MB. | \$00000000                   | \$FFE00000<br>(onboard SRAM) |

The synchronous DRAM can be modeled as ECC or parity type, as indicated above.

The 172Bug firmware requires 2KB of NVRAM for storage of board configuration, communication, and booting parameters. This storage area begins at \$FFFC16F8 and ends at \$FFFC1EF7.

172Bug requires a minimum of 64KB of contiguous read/write memory to operate. The **ENV** command controls where this block of memory is located. Regardless of where the onboard RAM is located, the first 64KB is used for 172Bug stack and static variable space and the rest is reserved as user space. Whenever the MVME172P2 is reset, the target PC is initialized to the address corresponding to the beginning of the user space, and the target stack pointers are initialized to addresses within the user space, with the target Interrupt Stack Pointer (ISP) set to the top of the user space.

# Using 172Bug

172Bug is command-driven; it performs its various operations in response to commands that you enter at the keyboard. When the 172-Bug> prompt appears on the terminal screen, the debugger is ready to accept debugger commands. When the 172-Diag> prompt appears on the screen, the debugger is ready to accept diagnostics commands.

To switch from one mode to the other, enter **SD** (Switch Directories). To examine the commands in the directory that you are currently in, use the Help command (**HE**).

What you key in is stored in an internal buffer. Execution begins only after the carriage return is entered. This allows you to correct entry errors, if necessary, with the control characters described in the *Debugging Package* for Motorola 68K CISC CPUs User's Manual, Chapter 1.

After the debugger executes the command you have entered, the prompt reappears. However, if the command causes execution of user target code (for example **GO**), then control may or may not return to the debugger, depending on what the user program does.

For example, if a breakpoint has been specified, then control returns to the debugger when the breakpoint is encountered during execution of the user program. Alternatively, the user program could return to the debugger by means of the System Call Handler routine RETURN (described in the *Debugging Package for Motorola 68K CISC CPUs User's Manual*, Chapter 5, listed in Appendix E, *Related Documentation*).

A debugger command is made up of the following parts:

- □ The command name, either uppercase or lowercase (e.g., **MD** or **md**).
- □ A port number (if the command is set up to work with more than one port).
- □ Any required arguments, as specified by the command.
- □ At least one space before the first argument. Precede all other arguments with either a space or a comma.

3

 One or more options. Precede an option or a string of options with a semicolon (;). If no option is entered, the command's default option conditions are used.

# **Debugger Commands**

The 172Bug debugger commands are summarized in the following table. The commands are described in detail in the *Debugging Package for Motorola 68K CISC CPUs User's Manual.* 

| Command | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| AB      | Automatic Bootstrap Operating System    |  |  |
| NOAB    | No Autoboot                             |  |  |
| AS      | One Line Assembler                      |  |  |
| BC      | Block of Memory Compare                 |  |  |
| BF      | Block of Memory Fill                    |  |  |
| BH      | Bootstrap Operating System and Halt     |  |  |
| BI      | Block of Memory Initialize              |  |  |
| BM      | Block of Memory Move                    |  |  |
| BO      | Bootstrap Operating System              |  |  |
| BR      | Breakpoint Insert                       |  |  |
| NOBR    | Breakpoint Delete                       |  |  |
| BS      | Block of Memory Search                  |  |  |
| BV      | Block of Memory Verify                  |  |  |
| СМ      | Concurrent Mode                         |  |  |
| NOCM    | No Concurrent Mode                      |  |  |
| CNFG    | Configure Board Information Block       |  |  |
| CS      | Checksum                                |  |  |
| DC      | Data Conversion                         |  |  |
| DMA     | DMA Block of Memory Move                |  |  |
| DS      | One Line Disassembler                   |  |  |
| DU      | Dump S-records                          |  |  |
| ECHO    | Echo String                             |  |  |
| ENV     | Set Environment to Bug/Operating System |  |  |

#### Table 3-2. Debugger Commands

| Command | Description                                 |  |  |
|---------|---------------------------------------------|--|--|
| GD      | Go Direct (Ignore Breakpoints)              |  |  |
| GN      | Go to Next Instruction                      |  |  |
| GO      | Go Execute User Program                     |  |  |
| GT      | Go to Temporary Breakpoint                  |  |  |
| HE      | Help                                        |  |  |
| IOC     | I/O Control for Disk                        |  |  |
| IOI     | I/O Inquiry                                 |  |  |
| IOP     | I/O Physical (Direct Disk Access)           |  |  |
| IOT     | I/O "Teach" for Configuring Disk Controller |  |  |
| IRQM    | Interrupt Request Mask                      |  |  |
| LO      | Load S-records from Host                    |  |  |
| MA      | Macro Define/Display                        |  |  |
| NOMA    | Macro Delete                                |  |  |
| MAE     | Macro Edit                                  |  |  |
| MAL     | Enable Macro Expansion Listing              |  |  |
| NOMAL   | Disable Macro Expansion Listing             |  |  |
| MAW     | Save Macros                                 |  |  |
| MAR     | Load Macros                                 |  |  |
| MD      | Memory Display                              |  |  |
| MENU    | Menu                                        |  |  |
| MM      | Memory Modify                               |  |  |
| MMD     | Memory Map Diagnostic                       |  |  |
| MS      | Memory Set                                  |  |  |
| MW      | Memory Write                                |  |  |
| NAB     | Automatic Network Boot Operating System     |  |  |
| NBH     | Network Boot Operating System and Halt      |  |  |
| NBO     | Network Boot Operating System               |  |  |
| NIOC    | Network I/O Control                         |  |  |
| NIOP    | Network I/O Physical                        |  |  |
| NIOT    | Network I/O Teach                           |  |  |
| NPING   | Network Ping                                |  |  |
| OF      | Offset Registers Display/Modify             |  |  |
| PA      | Printer Attach                              |  |  |

#### Table 3-2. Debugger Commands (Continued)

3

| Command | Description                              |  |  |
|---------|------------------------------------------|--|--|
| NOPA    | Printer Detach                           |  |  |
| PF      | Port Format                              |  |  |
| NOPF    | Port Detach                              |  |  |
| PFLASH  | Program FLASH Memory                     |  |  |
| PS      | Put RTC Into Power Save Mode for Storage |  |  |
| RB      | ROMboot Enable                           |  |  |
| NORB    | ROMboot Disable                          |  |  |
| RD      | Register Display                         |  |  |
| REMOTE  | Connect the Remote Modem to CSO          |  |  |
| RESET   | Cold/Warm Reset                          |  |  |
| RL      | Read Loop                                |  |  |
| RM      | Register Modify                          |  |  |
| RS      | Register Set                             |  |  |
| SD      | Switch Directories                       |  |  |
| SET     | Set Time and Date                        |  |  |
| SYM     | Symbol Table Attach                      |  |  |
| NOSYM   | Symbol Table Detach                      |  |  |
| SYMS    | Symbol Table Display/Search              |  |  |
| Т       | Trace                                    |  |  |
| ТА      | Terminal Attach                          |  |  |
| TC      | Trace on Change of Control Flow          |  |  |
| TIME    | Display Time and Date                    |  |  |
| ТМ      | Transparent Mode                         |  |  |
| TT      | Trace to Temporary Breakpoint            |  |  |
| VE      | Verify S-Records Against Memory          |  |  |
| VER     | Display Revision/Version                 |  |  |
| WL      | Write Loop                               |  |  |

#### Table 3-2. Debugger Commands (Continued)

# **Modifying the Environment**

You can use the factory-installed debug monitor, 172Bug, to modify certain parameters contained in the MVME172P2's Non-Volatile RAM (NVRAM), also known as Battery Backed-Up RAM (BBRAM).

- The Board Information Block in NVRAM contains various entries that define operating parameters of the board hardware. Use the 172Bug command CNFG to change those parameters.
- □ Use the 172Bug command **ENV** to change configurable 172Bug parameters in NVRAM.

The **CNFG** and **ENV** commands are both described in the *Debugging Package for Motorola 68K CISC CPUs User's Manual*, listed in Appendix E, *Related Documentation*. Refer to that manual for general information about their use and capabilities.

The following paragraphs present supplementary information on **CNFG** and **ENV** that is specific to the 172Bug firmware, along with the parameters that you can modify with the **ENV** command.

#### **CNFG - Configure Board Information Block**

Use this command to display and configure the Board Information Block which resides within the NVRAM. The board information block contains various elements that correspond to specific operational parameters of the MVME172P2 board. (Note that although no memory mezzanine is present on MVME1X2P2 series boards, the on-board memory is modeled as such for backward compatibility.)

The board structure for the MVME172P2 is as follows:

```
172-Bug>cnfg
Board (PWA) Serial Number = " "
Board Identifier = " "
Artwork (PWA) Identifier = " "
MPU Clock Speed = " "
Ethernet Address = 0001AF200000
Local SCSI Identifier = " "
Parity Memory Mezzanine Artwork (PWA) Identifier = " "
Parity Memory Mezzanine (PWA) Serial Number = " "
Static Memory Mezzanine Artwork (PWA) Identifier = " "
ECC Memory Mezzanine #1 Artwork (PWA) Identifier = " "
ECC Memory Mezzanine #1 (PWA) Serial Number = " "
ECC Memory Mezzanine #2 Artwork (PWA) Identifier = " "
```

```
ECC Memory Mezzanine #2 (PWA) Serial Number = "
Serial Port 2 Personality Artwork (PWA) Identifier = "
Serial Port 2 Personality Module (PWA) Serial Number = "
                                                            н
IndustryPack A Board Identifier = "
IndustryPack A (PWA) Serial Number = "
IndustryPack A Artwork (PWA) Identifier
IndustryPack B Board Identifier = "
IndustryPack B (PWA) Serial Number = "
IndustryPack B Artwork (PWA) Identifier =
                                                 п
IndustryPack C Board Identifier = "
IndustryPack C (PWA) Serial Number = "
IndustryPack C Artwork (PWA) Identifier =
                                                 п
IndustryPack D Board Identifier = "
IndustryPack D (PWA) Serial Number = "
IndustryPack D Artwork (PWA) Identifier = "
                                                 п
172-Bug>
```

The parameters that are quoted are left-justified character (ASCII) strings padded with space characters, and the quotes (") are displayed to indicate the size of the string. Parameters that are not quoted are considered data strings, and data strings are right-justified. The data strings are padded with zeros if the length is not met.

The Board Information Block is factory-configured before shipment. There is no need to modify block parameters unless the NVRAM is corrupted.

Refer to the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for the actual location and other information about the Board Information Block. Refer to the *Debugging Package for Motorola 68K CISC CPUs User's Manual* for a **CNFG** description and examples.

# **ENV - Set Environment**

Use the **ENV** command to view and/or configure interactively all 172Bug operational parameters that are kept in Non-Volatile RAM (NVRAM).

Refer to the *Debugging Package for Motorola 68K CISC CPUs User's Manual* for a description of the use of **ENV**. Additional information on registers in the MVME172P2 that affect these parameters appears in your *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide*.

Listed and described below are the parameters that you can configure using **ENV**. The default values shown are those that were in effect when this document was published.

**Note** In the event of difficulty with the MVME172P2, you may wish to use **env;d** <CR> to restore the factory defaults as a troubleshooting aid (see Appendix B).

#### **Configuring the 172Bug Parameters**

The parameters that can be configured using ENV are:

| ENV Parameter and Options                           | Default | Meaning of Default                                                                                                                                                                           |  |
|-----------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bug or System environment [B/S]                     | В       | Bug mode                                                                                                                                                                                     |  |
| Field Service Menu Enable [Y/N]                     | Ν       | Do not display field service menu.                                                                                                                                                           |  |
| Remote Start Method Switch<br>[G/M/B/N]             | В       | Use both methods [Global Control and Status<br>Register (GCSR) in the VMEchip2, and<br>Multiprocessor Control Register (MPCR) in<br>shared RAM] to pass and execute cross-loade<br>programs. |  |
| Probe System for Supported I/O<br>Controllers [Y/N] | Y       | Accesses will be made to the appropriate<br>system buses (e.g., VMEbus, local MPU bus)<br>to determine presence of supported controllers.                                                    |  |
| Negate VMEbus SYSFAIL*<br>Always [Y/N]              | N       | Negate VMEbus SYSFAIL* after successful completion or entrance into the bug command monitor.                                                                                                 |  |

 Table 3-3.
 ENV Command Parameters

| ENV Parameter and Options                             | Default  | Meaning of Default                                                                                                                                                                                            |
|-------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Local SCSI Bus Reset on<br>Debugger Startup [Y/N]     | Ν        | No local SCSI bus reset on debugger startup.                                                                                                                                                                  |
| Local SCSI Bus Negotiations<br>Type [A/S/N]           | А        | Asynchronous negotiations.                                                                                                                                                                                    |
| Industry Pack Reset on Debugger<br>Startup [Y/N]      | Y        | IP modules are reset on debugger startup.                                                                                                                                                                     |
| Ignore CFGA Block on a Hard<br>Disk Boot [Y/N]        | Y        | Configuration Area (CFGA) Block contents are disregarded at boot (hard disk only).                                                                                                                            |
| Auto Boot Enable [Y/N]                                | Ν        | Auto Boot function is disabled.                                                                                                                                                                               |
| Auto Boot at power-up only [Y/N]                      | Y        | Auto Boot is attempted at power-up reset only.                                                                                                                                                                |
| Auto Boot Controller LUN                              | 00       | Specifies LUN of disk/tape controller module currently supported by the Bug. Default is \$0.                                                                                                                  |
| Auto Boot Device LUN                                  | 00       | Specifies LUN of disk/tape device currently supported by the Bug. Default is \$0.                                                                                                                             |
| Auto Boot Abort Delay                                 | 15       | The time in seconds that the Auto Boot<br>sequence will delay before starting the boot.<br>The delay gives you the option of stopping the<br>boot by use of the Break key. The time span is<br>0-255 seconds. |
| Auto Boot Default String<br>[Y(NULL String)/(String)] |          | You may specify a string (filename) to pass on<br>to the code being booted. Maximum length is<br>16 characters. Default is the null string.                                                                   |
| ROM Boot Enable [Y/N]                                 | Ν        | ROMboot function is disabled.                                                                                                                                                                                 |
| ROM Boot at power-up only<br>[Y/N]                    | Y        | ROMboot is attempted at power-up only.                                                                                                                                                                        |
| ROM Boot Enable search of VMEbus [Y/N]                | Ν        | VMEbus address space will not be accessed by ROMboot.                                                                                                                                                         |
| ROM Boot Abort Delay                                  | 00       | The time in seconds that the ROMboot<br>sequence will delay before starting the boot.<br>The delay gives you the option of stopping the<br>boot by use of the Break key. The time span is<br>0-255 seconds.   |
| ROM Boot Direct Starting<br>Address                   | FF800000 | First location tested when the Bug searches for a ROMboot module.                                                                                                                                             |

| Table 3-3. | ENV | Command | Parameters | (Continued) |
|------------|-----|---------|------------|-------------|
|------------|-----|---------|------------|-------------|

| <b>ENV Parameter and Options</b>                             | Default  | Meaning of Default                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ROM Boot Direct Ending Address                               | FFDFFFFC | Last location tested when the Bug searches for a ROMboot module.                                                                                                                                                                                                                                                                                                                                |
| Network Auto Boot Enable [Y/N]                               | Ν        | Network Auto Boot function is disabled.                                                                                                                                                                                                                                                                                                                                                         |
| Network Auto Boot at power-up only [Y/N]                     | Y        | Network Auto Boot is attempted at power-up reset only.                                                                                                                                                                                                                                                                                                                                          |
| Network Auto Boot Controller<br>LUN                          | 00       | Specifies LUN of a disk/tape controller module currently supported by the Bug. Default is \$0.                                                                                                                                                                                                                                                                                                  |
| Network Auto Boot Device LUN                                 | 00       | Specifies LUN of a disk/tape device currently supported by the Bug. Default is \$0.                                                                                                                                                                                                                                                                                                             |
| Network Auto Boot Abort Delay                                | 5        | The time in seconds that the Network Boot<br>sequence will delay before starting the boot.<br>The delay gives you the option of stopping the<br>boot by use of the Break key. The time span is<br>0-255 seconds.                                                                                                                                                                                |
| Network Autoboot Configuration<br>Parameters Pointer (NVRAM) | 00000000 | The address where the network interface<br>configuration parameters are to be saved in<br>NVRAM; these are the parameters necessary<br>to perform an unattended network boot.                                                                                                                                                                                                                   |
| Memory Search Starting Address                               | 00000000 | Where the Bug begins to search for a work<br>page (a 64KB block of memory) to use for<br>vector table, stack, and variables. This must be<br>a multiple of the debugger work page, modulo<br>\$10000 (64KB). In a multi-controller<br>environment, each MVME172P2 board could<br>be set to start its work page at a unique address<br>to allow multiple debuggers to operate<br>simultaneously. |
| Memory Search Ending Address                                 | 00100000 | Top limit of the Bug's search for a work page.<br>If no 64KB contiguous block of memory is<br>found in the range specified by Memory<br>Search Starting Address and Memory Search<br>Ending Address parameters, the bug will place<br>its work page in the onboard static RAM on the<br>MVME172P2. Default Memory Search Ending<br>Address is the calculated size of local memory.              |

| ENV Parameter and Options           | Default  | Meaning of Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Search Increment Size        | 00010000 | Multi-CPU feature used to offset the location<br>of the Bug work page. This must be a multiple<br>of the debugger work page, modulo \$10000<br>(64KB). Typically, Memory Search Increment<br>Size is the product of CPU number and size of<br>the Bug work page. Example: first CPU \$0 (0 x<br>\$10000), second CPU \$10000 (1 x \$10000),<br>etc.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Memory Search Delay Enable<br>[Y/N] | N        | No delay before the Bug begins its search for a work page.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Memory Search Delay Address         | FFFFD20F | Default address is \$FFFFD20F. This is the<br>MVME172P2 GCSR GPCSR0 as accessed<br>through VMEbus A16 space; it assumes the<br>MVME172P2 GRPAD (group address) and<br>BDAD (board address within group) switches<br>are set to "on". This byte-wide value is<br>initialized to \$FF by MVME172P2 hardware<br>after a System or Power-On reset. In a multi-<br>172P2 environment, where the work pages of<br>several Bugs reside in the memory of the<br>primary (first) MVME172P2, the non-primary<br>CPUs will wait for the data at the Memory<br>Search Delay Address to be set to \$00, \$01, or<br>\$02 (refer to the <i>Memory Requirements</i> section<br>in Chapter 3 for the definition of these values)<br>before attempting to locate their work page in<br>the memory of the primary CPU. |
| Memory Size Enable [Y/N]            | Y        | Memory is sized for Self-Test diagnostics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Memory Size Starting Address        | 00000000 | Default Starting Address is \$0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Memory Size Ending Address          | 00100000 | Default Ending Address is the calculated size of local memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Table 3-3. | ENV Comman | d Parameters | (Continued) |
|------------|------------|--------------|-------------|
|------------|------------|--------------|-------------|

| <b>ENV Parameter and Options</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default  | Meaning of Default                                                                                                                                                                                   |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                                                                                                                                                                                                      |  |
| Memory Configuration Defaults.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                                                                                                                                                                                      |  |
| The default configuration for Dynamic RAM mezzanine boards will position the mezzanine with the largest memory size to start at the address selected with the <b>ENV</b> parameter "Base Address of Dynamic Memory". The Base Address parameter defaults to 0. The smaller sized mezzanine will follow immediately above the larger in the memory map. If mezzanines of the same size and type are present, the first (closest to the board) is mapped to the selected base address. If mezzanines of the same size but different type (parity and ECC) are present, the parity type will be mapped to the selected base address and the ECC type mezzanine will follow. The SRAM does not default to a |          |                                                                                                                                                                                                      |  |
| location in the memory map that is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <u> </u> |                                                                                                                                                                                                      |  |
| Base Address of Dynamic<br>Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00000000 | Beginning address of Dynamic Memory<br>(Parity and/or ECC type memory). Must be a<br>multiple of the Dynamic Memory board size,<br>starting with 0. Default is \$0.                                  |  |
| Size of Parity Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00100000 | The size of the Parity type dynamic RAM mezzanine, if any. The default is the calculated size of the Dynamic memory mezzanine board.                                                                 |  |
| Size of ECC Memory Board 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 00000000 | The size of the first ECC type memory<br>mezzanine. The default is the calculated size of<br>the memory mezzanine.                                                                                   |  |
| Size of ECC Memory Board 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 00000000 | The size of the second ECC type memory<br>mezzanine. The default is the calculated size of<br>the memory mezzanine.                                                                                  |  |
| Base Address of Static Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | FFE00000 | The beginning address of SRAM. The default<br>is FFE00000 for the onboard 128KB SRAM,<br>or E1000000 for the 2MB SRAM mezzanine.<br>If only 2MB SRAM is present, it defaults to<br>address 00000000. |  |
| Size of Static Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00080000 | The size of the SRAM type memory present.<br>The default is the calculated size of the<br>onboard SRAM or an SRAM type mezzanine.                                                                    |  |

| <b>ENV Parameter and Options</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Default        | Meaning of Default                                                                                                                                                                                                                                                        |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>ENV</b> asks the following series of questions to set up the VMEbus interface for the MVME172 series modules. You should have a working knowledge of the VMEchip2 as given in the <i>MVME1X2P2 VME Embedded Controller Programmer's Reference Guide</i> in order to perform this configuration. Also included in this series are questions for setting ROM and Flash access time. The slave address decoders are used to allow another VMEbus master to access a local resource of |                |                                                                                                                                                                                                                                                                           |  |  |
| Slave Enable #1 [Y/N]                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ave address de | ecoders set. They are set up as follows:<br>Yes, set up and enable Slave Address Decoder                                                                                                                                                                                  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                | #1.                                                                                                                                                                                                                                                                       |  |  |
| Slave Starting Address #1                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 00000000       | Base address of the local resource that is<br>accessible by the VMEbus. Default is the base<br>of local memory, \$0.                                                                                                                                                      |  |  |
| Slave Ending Address #1                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000FFFFF       | Ending address of the local resource that is<br>accessible by the VMEbus. Default is the end<br>of calculated memory.                                                                                                                                                     |  |  |
| Slave Address Translation<br>Address #1                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00000000       | This register allows the VMEbus address and<br>the local address to differ. The value in this<br>register is the base address of the local resource<br>that is associated with the starting and ending<br>address selection from the previous questions.<br>Default is 0. |  |  |
| Slave Address Translation Select #1                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00000000       | This register defines which bits of the address<br>are significant. A logical "1" indicates<br>significant address bits, logical "0" is non-<br>significant. Default is 0.                                                                                                |  |  |
| Slave Control #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 03FF           | Defines the access restriction for the address<br>space defined with this slave address decoder.<br>Default is \$03FF.                                                                                                                                                    |  |  |
| Slave Enable #2 [Y/N]                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N              | Do not set up and enable Slave Address<br>Decoder #2.                                                                                                                                                                                                                     |  |  |
| Slave Starting Address #2                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 00000000       | Base address of the local resource that is accessible by the VMEbus. Default is 0.                                                                                                                                                                                        |  |  |
| Slave Ending Address #2                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00000000       | Ending address of the local resource that is accessible by the VMEbus. Default is 0.                                                                                                                                                                                      |  |  |
| Slave Address Translation<br>Address #2                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00000000       | Works the same as Slave Address Translation<br>Address #1. Default is 0.                                                                                                                                                                                                  |  |  |

| ENV Parameter and Options              | Default                                          | Meaning of Default                                                                                                                                                                                                                                                              |
|----------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slave Address Translation Select<br>#2 | 00000000                                         | Works the same as Slave Address Translation<br>Select #1. Default is 0.                                                                                                                                                                                                         |
| Slave Control #2                       | 0000                                             | Defines the access restriction for the address<br>space defined with this slave address decoder.<br>Default is \$0000.                                                                                                                                                          |
| Master Enable #1 [Y/N]                 | Y                                                | Yes, set up and enable Master Address<br>Decoder #1.                                                                                                                                                                                                                            |
| Master Starting Address #1             | 02000000                                         | Base address of the VMEbus resource that is<br>accessible from the local bus. Default is the<br>end of calculated local memory (unless<br>memory is less than 16MB; then this register is<br>always set to 01000000).                                                           |
| Master Ending Address #1               | EFFFFFFF                                         | Ending address of the VMEbus resource that is accessible from the local bus. Default is the end of calculated memory.                                                                                                                                                           |
| Master Control #1                      | 0D                                               | Defines the access characteristics for the<br>address space defined with this master address<br>decoder. Default is \$0D.                                                                                                                                                       |
| Master Enable #2 [Y/N]                 | N                                                | Do not set up and enable Master Address<br>Decoder #2.                                                                                                                                                                                                                          |
| Master Starting Address #2             | 00000000                                         | Base address of the VMEbus resource that is accessible from the local bus. Default is \$00000000.                                                                                                                                                                               |
| Master Ending Address #2               | 00000000                                         | Ending address of the VMEbus resource that is accessible from the local bus. Default is \$00000000.                                                                                                                                                                             |
| Master Control #2                      | 00                                               | Defines the access characteristics for the address space defined with this master address decoder. Default is \$00.                                                                                                                                                             |
| Master Enable #3 [Y/N]                 | Depends on<br>calculated<br>size of local<br>RAM | Yes, set up and enable Master Address<br>Decoder #3. This is the default if the board<br>contains less than 16MB of calculated RAM.<br>Do not set up and enable the Master Address<br>Decoder #3. This is the default for boards<br>containing at least 16MB of calculated RAM. |

| Table 3-3. ENV Command Parameters (Continued) | Table 3-3. | <b>ENV Command</b> | Parameters | (Continued) |
|-----------------------------------------------|------------|--------------------|------------|-------------|
|-----------------------------------------------|------------|--------------------|------------|-------------|

| <b>ENV Parameter and Options</b>         | Default  | Meaning of Default                                                                                                                                                                                                                                                         |
|------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Master Starting Address #3               | 00000000 | Base address of the VMEbus resource that is<br>accessible from the local bus. If enabled, the<br>value is calculated as one more than the<br>calculated size of memory. If not enabled, the<br>default is \$00000000.                                                      |
| Master Ending Address #3                 | 00000000 | Ending address of the VMEbus resource that is accessible from the local bus. If enabled, the default is \$00FFFFFF, otherwise \$00000000.                                                                                                                                  |
| Master Control #3                        | 00       | Defines the access characteristics for the<br>address space defined with this master address<br>decoder. If enabled, the default is \$3D,<br>otherwise \$00.                                                                                                               |
| Master Enable #4 [Y/N]                   | Ν        | Do not set up and enable Master Address<br>Decoder #4.                                                                                                                                                                                                                     |
| Master Starting Address #4               | 00000000 | Base address of the VMEbus resource that is accessible from the local bus. Default is \$0.                                                                                                                                                                                 |
| Master Ending Address #4                 | 00000000 | Ending address of the VMEbus resource that is accessible from the local bus. Default is \$0.                                                                                                                                                                               |
| Master Address Translation<br>Address #4 | 00000000 | This register allows the VMEbus address and<br>the local address to differ. The value in this<br>register is the base address of the VMEbus<br>resource that is associated with the starting and<br>ending address selection from the previous<br>questions. Default is 0. |
| Master Address Translation Select<br>#4  | 00000000 | This register defines which bits of the address<br>are significant. A logical "1" indicates<br>significant address bits, logical "0" is non-<br>significant. Default is 0.                                                                                                 |
| Master Control #4                        | 00       | Defines the access characteristics for the address space defined with this master address decoder. Default is \$00.                                                                                                                                                        |
| Short I/O (VMEbus A16) Enable<br>[Y/N]   | Y        | Yes, Enable the Short I/O Address Decoder.                                                                                                                                                                                                                                 |
| Short I/O (VMEbus A16) Control           | 01       | Defines the access characteristics for the address space defined with the Short I/O address decoder. Default is \$01.                                                                                                                                                      |

| <b>ENV Parameter and Options</b>    | Default | Meaning of Default                                                                                                   |
|-------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------|
| F-Page (VMEbus A24) Enable<br>[Y/N] | Y       | Yes, Enable the F-Page Address Decoder.                                                                              |
| F-Page (VMEbus A24) Control         | 02      | Defines the access characteristics for the address space defined with the F-Page address decoder. Default is \$02.   |
| ROM Access Time Code                | 04      | Defines the ROM access time. The default is \$04, which sets an access time of five clock cycles of the local bus.   |
| Flash Access Time Code              | 03      | Defines the Flash access time. The default is \$03, which sets an access time of four clock cycles of the local bus. |
| MCC Vector Base                     | 05      | Base interrupt vector for the component                                                                              |
| VMEC2 Vector Base #1                | 06      | specified. Default: MC2chip = \$05, VMEchip2                                                                         |
| VMEC2 Vector Base #2                | 07      | Vector $1 = $06$ , VMEchip2 Vector $2 = $07$ .                                                                       |
| VMEC2 GCSR Group Base<br>Address    | D2      | Specifies group address (\$FFFFXX00) in Short I/O for this board. Default = \$D2.                                    |
| VMEC2 GCSR Board Base<br>Address    | 00      | Specifies base address (\$FFFFD2XX) in Short I/O for this board. Default = \$00.                                     |
| VMEbus Global Time Out Code         | 01      | Controls VMEbus timeout when the MVME172P2 is system controller. Default $01 = 64 \ \mu s$ .                         |
| Local Bus Time Out Code             | 02      | Controls local bus timeout. Default $02 = 256$ µs.                                                                   |
| VMEbus Access Time Out Code         | 02      | Controls the local-bus-to-VMEbus access timeout. Default \$02 = 32 ms.                                               |

#### Configuring the IndustryPacks

**ENV** asks the following series of questions to set up IndustryPack modules (IPs) on MVME172P2s.

The *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* describes the base addresses and the IP register settings. Refer to that manual for information on setting base addresses and register bits.

| ΙP | А | Base | Address | = | 00000000? |
|----|---|------|---------|---|-----------|
| ΙP | В | Base | Address | = | 0000000?  |
| ΙP | С | Base | Address | = | 00000000? |
| ΙP | D | Base | Address | = | 0000000?  |

Base address for mapping IP modules. Only the upper 16 bits are significant.

IP D/C/B/A Memory Size = 00000000?

Define the memory size requirements for the IP modules:

| Bits  | IP | <b>Register Address</b> |
|-------|----|-------------------------|
| 31-24 | D  | FFFBC00F                |
| 23-16 | С  | FFFBC00E                |
| 15-08 | В  | FFFBC00D                |
| 07-00 | А  | FFFBC00C                |

IP D/C/B/A General Control = 00000000?

Define the general control requirements for the IP modules:

| Bits  | IP | <b>Register Address</b> |
|-------|----|-------------------------|
| 31-24 | D  | FFFBC01B                |
| 23-16 | С  | FFFBC01A                |
| 15-08 | В  | FFFBC019                |
| 07-00 | А  | FFFBC018                |

IP D/C/B/A Interrupt 0 Control = 00000000?

Define the interrupt control requirements for the IP modules, channel 0:

| Bits  | IP | <b>Register Address</b> |
|-------|----|-------------------------|
| 31-24 | D  | FFFBC016                |
| 23-16 | С  | FFFBC014                |
| 15-08 | В  | FFFBC012                |
| 07-00 | А  | FFFBC010                |

```
IP D/C/B/A Interrupt 1 Control = 00000000?
```

| Bits  | IP | <b>Register Address</b> |
|-------|----|-------------------------|
| 31-24 | D  | FFFBC017                |
| 23-16 | С  | FFFBC015                |
| 15-08 | В  | FFFBC013                |
| 07-00 | А  | FFFBC011                |

Define the interrupt control requirements for the IP modules, channel 1:



If you have specified environmental parameters that will cause an overlap condition, a warning message will appear before the environmental parameters are saved in NVRAM. The important information about each configurable element in the memory map is displayed, showing where any overlap conditions exist. This allows you to quickly identify and correct an undesirable configuration before it is saved.

If an undesirable configuration already exists, you may wish to restore the factory defaults with **env;d** <CR>.

ENV warning example:

```
WARNING: Memory MAP Overlap Condition Exists
```

| S-Address  | E-Address  | Fnahle | 0verlap | M-Type | Memory-MAP-Name            |
|------------|------------|--------|---------|--------|----------------------------|
|            |            |        | -       | 11     | -                          |
| \$00000000 | \$FFFFFFFF | Yes    | Yes     | Master | Local Memory (Dynamic RAM) |
| \$FFE00000 | \$FFE7FFFF | Yes    | Yes     | Master | Static RAM                 |
| \$01000000 | \$EFFFFFFF | Yes    | Yes     | Master | VMEbus Master #1           |
| \$00000000 | \$00000000 | No     | No      | Master | VMEbus Master #2           |
| \$00000000 | \$00FFFFFF | Yes    | Yes     | Master | VMEbus Master #3           |
| \$00000000 | \$00000000 | No     | No      | Master | VMEbus Master #4           |
| \$F0000000 | \$FF7FFFFF | Yes    | Yes     | Master | VMEbus F Pages (A24/A32)   |
| \$FFFF0000 | \$FFFFFFFF | Yes    | Yes     | Master | VMEbus Short I/O (A16)     |
| \$FF800000 | \$FFBFFFFF | Yes    | Yes     | Master | Flash/PROM                 |
| \$FFF00000 | \$FFFEFFFF | Yes    | Yes     | Master | Local I/O                  |
| \$00000000 | \$00000000 | No     | No      | Master | Industry Pack A            |
| \$00000000 | \$00000000 | No     | No      | Master | Industry Pack B            |
| \$00000000 | \$00000000 | No     | No      | Master | Industry Pack C            |

| \$00000000 | \$00000000 | No | No | Master | Industry Pack D |
|------------|------------|----|----|--------|-----------------|
| \$00000000 | \$00000000 | No | No | Slave  | VMEbus Slave #1 |
| \$00000000 | \$00000000 | No | No | Slave  | VMEbus Slave #2 |

# **Functional Description**

## Introduction

This chapter describes the MVME172P2 VME embedded controller on a block diagram level. The *Summary of Features* provides an overview of the MVME172P2, followed by a detailed description of several blocks of circuitry. Figure 4-1 shows a block diagram of the overall board architecture.

Detailed descriptions of other MVME172P2 blocks, including programmable registers in the ASICs and peripheral chips, can be found in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* (part number V1X2P2A/PG). Refer to that manual for a functional description of the MVME172P2 in greater depth.

## **Summary of Features**

The following table summarizes the features of the MVME172P2 VME embedded controller.

| Feature         | Description                                                                                                                |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Microprocessor  | MVME172P2: 60MHz MC68060 or 64MHZ MC68LC060 processor                                                                      |  |  |  |  |
| Form factor     | 6U VMEbus                                                                                                                  |  |  |  |  |
| Memory          | 16MB synchronous DRAM (SDRAM), configurable to emulate<br>1/4/8/16/MB parity-protected DRAM or 4/8/16MB ECC-protected DRAM |  |  |  |  |
|                 | 128KB SRAM with battery backup                                                                                             |  |  |  |  |
| Flash memory    | MVME172P2: One Intel 28F160S5 2MB 8-bit Flash device with optional write protection                                        |  |  |  |  |
| EPROM           | Two 32-pin JEDEC standard PLCC EPROM sockets                                                                               |  |  |  |  |
| Real-time clock | 8KB NVRAM with RTC, battery backup, and watchdog function (SGS-<br>Thomson M48T58)                                         |  |  |  |  |

| Feature          | Description                                                                                   |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| Switches         | RESET and ABORT switches on front panel                                                       |  |  |  |  |  |
| Status LEDs      | Four: Board Fail (FAIL), CPU Activity (RUN), System Controller (SCON),<br>Fuse Status (FUSES) |  |  |  |  |  |
| Timers           | Four 32-bit tick timers and watchdog timer in Petra ASIC                                      |  |  |  |  |  |
| Timers           | Two 32-bit tick timers and watchdog timer in VMEchip2 ASIC                                    |  |  |  |  |  |
| Interrupts       | Eight software interrupts (on versions with VMEchip2 ASIC)                                    |  |  |  |  |  |
| VME I/O          | VMEbus P2 connector                                                                           |  |  |  |  |  |
| Serial I/O       | Four EIA-232-D serial ports via front panel                                                   |  |  |  |  |  |
| Ethernet I/O     | Optional Ethernet transceiver interface with DMA via DB15 connector on front panel            |  |  |  |  |  |
| IP interface     | Two IndustryPack interface channels with DMA via 3M connectors behind front panel             |  |  |  |  |  |
| SCSI I/O         | Optional SCSI interface with DMA via front panel                                              |  |  |  |  |  |
|                  | VMEbus system controller functions                                                            |  |  |  |  |  |
|                  | VMEbus-to-local-bus interface (A24/A32, D8/D16/D32/block transfer [D8/D16/D32/D64])           |  |  |  |  |  |
|                  | Local-bus-to-VMEbus interface (A16/A24/A32, D8/D16/D32)                                       |  |  |  |  |  |
| VMEbus interface | VMEbus interrupter                                                                            |  |  |  |  |  |
|                  | VMEbus interrupt handler                                                                      |  |  |  |  |  |
|                  | Global Control/Status Register (GCSR) for interprocessor communications                       |  |  |  |  |  |
|                  | DMA for fast local memory/VMEbus transfers (A16/A24/A32, D16/D32/D64)                         |  |  |  |  |  |

### Table 4-1. MVME172P2 Features (Continued)

## **Processor and Memory**

The MVME172P2 is based on the MC68060/MC68LC060 microprocessor. The boards are built with 16MB synchronous DRAM (SDRAM). Various versions of the MVME172P2 have the SDRAM configured to model 1MB, 4MB, 8MB, or 16MB of parity-protected DRAM or 4MB, 8MB, or 16MB of ECC-protected DRAM.

All boards are available with 128KB of SRAM (with battery backup); time-of-day clock (with battery backup); an optional Ethernet transceiver interface; four serial ports with EIA-232-D interface; six tick timers with watchdog timer(s); two EPROM sockets; 2MB Flash memory (one Flash device); two IndustryPack (IP) interfaces with DMA; optional SCSI bus interface with DMA; and a VMEbus interface (local bus to VMEbus/VMEbus to local bus, with A16/A24/A32, D8/D16/D32 bus widths and a VMEbus system controller).

## I/O Implementation

Peripheral input/output (I/O) signals on the MVME172P2 are routed through the front panel.

The I/O connections for the four serial ports are implemented with four RJ45 connectors on the front panel. In addition, the panel has cutouts for routing of flat cables to the optional IndustryPack modules.

SCSI devices are interfaced via an industry-standard 68-pin panel connector. The Ethernet interface uses a DB15 connector.

## ASICs

The following ASICs are used on the MVME172P2:

VMEchip2 ASIC (VMEbus interface). Provides two tick timers, a watchdog timer, programmable map decoders for the master and slave interfaces, and a VMEbus-to/from-local-bus DMA controller as well as a VMEbus-to/from-local-bus non-DMA programmed access interface, a VMEbus interrupter, a VMEbus system controller, a VMEbus interrupt handler, and a VMEbus requester.

Processor-to-VMEbus transfers are D8, D16, or D32. VMEchip2 DMA transfers to the VMEbus, however, are D16, D32, D16/BLT, D32/BLT, or D64/MBLT.

- □ **Petra ASIC**. Combines the functions previously covered by the MC2 chip, the MCECC chip, and the IP2 chip in a single ASIC.
  - MC2 function. Provides a parity DRAM emulation. Also supplies four tick timers and interfaces to the LAN chip, SCSI chip, serial port chip, BBRAM, EPROM/Flash, and SRAM.
  - MCECC function. Provides an ECC DRAM emulation.
  - IP2 function. Provides control and status information for up to two single-wide or one double-wide IndustryPack module, which can be plugged into the MVME172P2 main board.

## **Block Diagram**

The block diagram in Figure 4-1 on page 4-5 illustrates the MVME172P2's overall architecture.

4

|                 |                                    |                                         | MC68060/MC68LC060                         |            | A32/D32                    |   |   | VMEchip2<br>VMEbus<br>Interface          | -            |              | Master/Slave | VMEbus       |          |                              |
|-----------------|------------------------------------|-----------------------------------------|-------------------------------------------|------------|----------------------------|---|---|------------------------------------------|--------------|--------------|--------------|--------------|----------|------------------------------|
|                 |                                    |                                         | 060                                       |            | IP2<br>Chip<br>Functions   | • |   | l/O<br>2 Channels                        | IndustryPack |              |              |              |          |                              |
|                 | Configuration-Dep                  | 4/8/16MB Parity<br>DRAM Memory<br>Array |                                           | Petra ASIC | MCECC<br>Chip<br>Functions |   |   | 82596CA<br>Ethemet<br>Controller         | •            | <b>&gt;</b>  | Connector    | DB15 Front   | Ethernet | Optional                     |
|                 | Configuration-Dependent Emulations | 32MB<br>ECC DRAM<br>Memory Array        | 16/32MB<br>Synchronous DRAM               | ASIC       | ip<br>tions                |   |   | 53C710<br>SCSI<br>Coprocessor            | -            |              | Connector    | 68-Pin Front | SCSI     | onal                         |
|                 |                                    |                                         |                                           |            | MC2<br>Chip<br>Functions   |   |   | 32-Pin<br>JEDEC<br>Socket                |              |              |              |              |          |                              |
|                 | w/Battery                          | 512KB SRAM<br>Memory Array              | M48T58<br>Battery Backed<br>8KB RAM/Clock |            |                            |   |   | Dual Z85230<br>Serial I/O<br>Controllers | •            | Transceivers |              | •            | Panel    | 4 Serial Ports<br>RJ45 Front |
| 2498 0003 (2-2) |                                    |                                         |                                           |            | Flash<br>1MB/2MB           |   | 1 |                                          | I            |              |              |              | J        |                              |

Figure 4-1. MVME172P2 Block Diagram

4

## **Functional Description**

This section contains a functional description of the major blocks on the MVME172P2.

## Data Bus Structure

4

The local bus on the MVME172P2 is a 32-bit synchronous bus that is based on the MC68060 bus, and which supports burst transfers and snooping. The various local bus master and slave devices use the local bus to communicate. The local bus is arbitrated by priority type; the priority of the local bus masters from highest to lowest is: 82596CA LAN, 53C710 SCSI, VMEbus, and MPU. As a general rule, any master can access any slave; not all combinations pass the common sense test, however. Refer to the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* and to the user's guide for each device to determine its port size, data bus connection, and any restrictions that apply when accessing the device.

### Microprocessor

MVME172P2 models may be ordered with an MC68060 or MC68LC060 microprocessor.

The MC68060 has on-chip instruction and data caches and a floating-point processor. (A floating-point *co*processor is the major difference between the MC68060 and MC68LC060.) Refer to the MC68060 user's manual for more information.

#### MC68xx060 Cache

The MVME172P2 local bus masters (VMEchip2, processor, 53C710 SCSI controller, and 82596CA Ethernet controller) have programmable control of the snoop/caching mode. The IP DMA local bus master's snoop control function is governed by the settings of switch S5 segments 1 and 2 (refer to *IP DMA Snoop Control (S5 Pins 1/2)* on page 1-18). S5 determines the value of the snoop control signal for all IP DMA transfers. This includes the IP DMA which executes when the DMA control registers are updated while the IP DMA is operating in command chaining mode.

The MVME172P2 local bus slaves that support the snoop/caching mode are defined in the "Local Bus Memory Map" section of the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide*.

**Note** As outlined in Table 1-9, the snoop capabilities of the MC68xx060 processor differ from those of the MC68xx040 used on MVME162P2 series boards. Application software must take these differences into account.

### **No-VMEbus-Interface Option**

In support of possible future configurations in which the MVME172P2 might be offered as an embedded controller without the VMEbus interface, certain logic in the VMEchip2 has been duplicated in the Petra chip. (For the location of the overlapping logic, refer to Chapter 1 in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide.*) As long as the VMEchip2 ASIC is present, the redundant logic is inhibited in the Petra chip. The enabling signals for these functions are controlled by software and Petra chip hardware initialization.

### **Memory Options**

The following memory options are available on the different versions of MVME172P2 boards.

#### DRAM

MVME172P2 boards are built with 16MB synchronous DRAM (SDRAM). Depending on build options chosen at the time of manufacture, various versions of the MVME172P2 have the SDRAM configured to model 1MB, 4MB, 8MB, or 16MB of parity-protected DRAM or 4MB, 8MB, or 16MB of ECC-protected DRAM.

The SDRAM memory array itself is always a single-bit error correcting and multi-bit error detection memory, irrespective of which interface model you use to access the SDRAM. When the MC2 (parity) memory controller interface is used to access the SDRAM, single-bit errors are undetectable to users and multi-bit errors are defined to be parity errors.

Firmware will initialize the memory controller to maintain backward compatibility with MVME172LX or -FX products. If the Petra ASIC is supporting MVME172FX functionality, the parity memory controller model will be enabled by default. If the Petra ASIC is supporting MVME172LX functionality, firmware will enable either the parity or the ECC memory controller model, depending on board configuration. (The board configuration is a function of switch settings and resistor population options.)

User code can modify Petra register settings to operate in either mode. User code can also modify map decoder/switch settings to enable the maximum amount of memory available. The minimum SDRAM configuration is 16MB.

For specifics on SDRAM performance and for detailed programming information, refer to the chapters on MC2 and MCECC memory controller emulations in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide*.

#### SRAM

The MVME172P2 implementation includes a 128KB SRAM (static RAM) option. SRAM architecture is single non-interleaved. SRAM performance is described in the section on the SRAM memory interface in the chapter on the MC2 memory controller emulation in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide*. An onboard battery supplies VCC to the SRAM when main power is removed. The SRAM arrays are not parity protected.

The battery backup function for the onboard SRAM is provided by a cointype Panasonic CR2032 device (or equivalent) that supports primary and secondary power sources. In the event of a main board power failure, the CR2032 checks power sources and switches to the source with the higher voltage. If the voltage of the backup source is lower than two volts, the CR2032 blocks the second memory cycle; this allows software to provide an early warning to avoid data loss. Because the second access may be blocked during a power failure, software should do at least two accesses before relying on the data.

The MVME172P2 provides jumpers (on J14) that allow either power source of the CR2032 to be connected to the VMEbus +5V STDBY pin or to one cell of the onboard battery. For example, the primary system backup source may be a battery connected to the VMEbus +5V STDBY pin and the secondary source may be the onboard battery. If the system source should fail or the board is removed from the chassis, the onboard battery takes over.



For proper SRAM operation, some jumper combination must be installed on the Backup Power Source Select header (refer to the jumper information in Chapter 1). If one of the jumpers is set to select the battery, a battery must be installed on the MVME172P2. The SRAM may malfunction if inputs to the CR2032 are left unconnected.

The SRAM is controlled by the Petra MC2 sector, and the access time is programmable. Refer to the description of the Petra MC2 emulation in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for more detail.

#### About the Battery

The power source for the onboard SRAM is a coin-type Panasonic CR2032 device (or equivalent) with two lithium cells. The battery is socketed for easy removal and replacement. Small capacitors are provided so that the battery can be quickly replaced without data loss.

The service life of the battery is very dependent on the ambient temperature of the board and the power-on duty cycle. The lithium battery supplied on the MVME172P2 should provide at least two years of backup time with the board powered off and with an ambient temperature of 40° C. If the power-on duty cycle is 50% (the board is powered on half of the time), the battery lifetime is four years. At lower ambient temperatures, the backup time is correspondingly longer.

4

If you intend to place the board in storage, putting the M48T58 in powersave mode by stopping the oscillator will prolong battery life. This is especially important at high ambient temperatures. To enter power-saving mode, execute the 172Bug **PS** command (refer to *Debugger Commands* in Chapter 3) or its equivalent application-specific command. When restoring the board to service, execute the 172Bug **SET** command (**set** *mmddyyhhmm*) after installation to restart the oscillator and initialize the clock.

The MVME172P2 is shipped with the battery disconnected (i.e., with VMEbus +5V standby voltage selected as both primary and secondary power source). In order to use the battery as a power source, whether primary or secondary, it is necessary to reconfigure the jumpers on J14 before installing the board. Refer to *SRAM Backup Power Source (J14)* on page 1-9 for available jumper configurations.

The power leads from the battery are exposed on the solder side of the board. The board should not be placed on a conductive surface or stored in a conductive bag unless the battery is removed.



Lithium batteries incorporate inflammable materials such as lithium and organic solvents. If lithium batteries are mistreated or handled incorrectly, they may burst open and ignite, possibly resulting in injury and/or fire. When dealing with lithium batteries, carefully follow the precautions listed below in order to prevent accidents.

- Do not short circuit.
- Do not disassemble, deform, or apply excessive pressure.
- Do not heat or incinerate.
- □ Do not apply solder directly.
- □ Do not use different models, or new and old batteries together.
- $\Box$  Do not charge.
- □ Always check proper polarity.

To remove the battery from the module, carefully pry the battery from its socket.

Before installing a new battery, ensure that the battery pins are clean. Note the battery polarity and press the battery into the socket. When the battery is in the socket, no soldering is required.

#### **EPROM and Flash Memory**

The MVME172P2 implementation includes 2MB Flash memory. Flash memory is a single Intel device (28F160S5 on the MVME172P2) organized in a 2Mb x 8 configuration. For information on programming Flash, refer to the Intel documents listed under *Manufacturer's Documents* in the *Related Documentation* appendix.

The Flash write enable signal is controlled by:

- □ A bit in the Flash Access Time Control register in the Petra ASIC
- A board-level configuration jumper (J16) and configuration switch (S5, segment 4) which determine the status of Flash write protection on the board

Refer to the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for specifics.

The EPROM locations are standard JEDEC 32-pin PLCC sockets that accommodate three jumper-selectable densities (256 Kb x 8; 512 Kb x 8, the factory default; 1 Mb x 8). The setting of a configuration switch (line GPI3, segment 5 on S4), allows reset code to be fetched either from Flash memory (S4 segment 5 set to **OFF**) or from EPROMs (S4 segment 5 set to **ON**).

Note that MVME172P2 models ordered without the VMEbus interface are shipped with Flash memory blank (the factory uses the VMEbus to program the Flash memory with debugger code). To use the debugger firmware, be sure that configuration switch S4 is set for the EPROM memory map. Refer to chapters 1 and 3 for further details.

## **Battery-Backed-Up RAM and Clock**

An M48T58 RAM and clock chip is used on the MVME172P2. This chip provides a time-of-day clock, oscillator, crystal, power fail detection, memory write protection, 8KB of RAM, and a battery in one 28-pin package. The clock provides seconds, minutes, hours, day, date, month, and year in BCD 24-hour format. Corrections for 28-, 29- (leap year), and 30-day months are made automatically. No interrupts are generated by the clock. Although the M48T58 is an 8-bit device, the interface provided by the Petra chip supports 8-, 16-, and 32-bit accesses to the M48T58. Refer to the description of the Petra MC2 function in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* and to the M48T58 data sheet for detailed programming guidance and battery life information.

## VMEbus Interface and VMEchip2

The VMEchip2 ASIC provides the local-bus-to-VMEbus interface, the VMEbus-to-local-bus interface, and the DMA controller functions of the local VMEbus. The VMEchip2 also provides the VMEbus system controller functions. Refer to the VMEchip2 description in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

Note that the Abort switch logic in the VMEchip2 is not used. The GPI inputs to the VMEchip2 which are located at \$FFF40088 bits 7-0 are not used. Instead, the Abort switch interrupt is integrated into the Petra MC2 sector at location \$FFF42043. The GPI inputs are integrated into the Petra MC2 sector at location \$FFF4202C, bits 23-16.

## I/O Interfaces

The MVME172P2 provides onboard I/O for many system applications. The I/O functions include serial ports, IndustryPack (IP) interfaces, and optional interfaces for LAN Ethernet transceivers and SCSI mass storage devices.

4

#### **Serial Communications Interface**

The MVME172P2 uses two Zilog Z85230 serial port controllers to implement the four serial communications interfaces. Each interface supports CTS, DCD, RTS, and DTR control signals, as well as the TXD and RXD transmit/receive data signals.

Because the serial clocks are omitted in the MVME172P2 implementation, serial communications are strictly asynchronous. The MVME172P2 hardware supports serial baud rates of 110b/s to 38.4Kb/s.

The Z85230 supplies an interrupt vector during interrupt acknowledge cycles. The vector is modified based upon the interrupt source within the Z85230. Interrupt request levels are programmed via the Petra MC2 function (the MC2 emulation can handle up to four Z85230 chips). Refer to the Z85230 data sheet listed listed under *Manufacturer's Documents* in the *Related Documentation* appendix, and to the MC2 programming model in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide*, for information.

The Z85230s are interfaced as DTE (data terminal equipment) with EIA-232-D signal levels. The four serial ports are routed to four RJ45 connectors on the MVME172P2 front panel.

#### IndustryPack (IP) Interfaces

The IP2 function in the Petra ASIC supports four IndustryPack (IP) interfaces; the MVME172P2 board itself accommodates up to two IP modules. The IP modules are accessible from the front panel. The IP2 function as implemented on the MVME172P2 also includes two DMA channels (one for each IP, or two for a double-wide IP), 32 or 30MHz (32 MHz for MC68LC0x0 or 30 MHz for MC680x0) or 8MHz IndustryPack clock selection (jumper selectable), and one programmable timebase strobe which is connected to the two interfaces. Refer to the IP2 Programming Model in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for details of the IP interface. Refer to Chapter 5, *Pin Assignments* for the pin assignments of the IP connectors.

**Notes** MVME172P2 boards do *not* monitor power supply +5 Vdc power and assert IP reset if the power falls too low. Instead, IP reset is handled by the **ENV** command of the 172Bug debugger, as described in Chapter 3. The IP reset is also driven active by the power-up reset signal.

Two IP modules plugged into the same MVME172P2 board can *not* use the Strobe\* signal unless the jumper is removed from J11. This will disconnect the Strobe\* output from the Petra/IP2 ASIC.

#### **Ethernet Interface**

The MVME172P2 uses the Intel 82596CA LAN coprocessor to implement the optional Ethernet transceiver interface. The 82596CA accesses local RAM using DMA operations to perform its normal functions. Because the 82596CA has small internal buffers and the VMEbus has an undefined latency period, buffer overrun may occur if the DMA is programmed to access the VMEbus. Therefore, the 82596CA should not be programmed to access the VMEbus.

Every MVME172P2 that is built with an Ethernet interface is assigned an Ethernet Station Address. The address is \$0001AF2*xxxxx*, where *xxxxx* is the unique 5-nibble number assigned to the board (i.e., every MVME172P2 has a different value for *xxxxx*).

Each board has an Ethernet Station Address displayed on a label attached to the VMEbus P2 connector. In addition, the six bytes including the Ethernet address are stored in the BBRAM configuration area. That is, 0001AF2xxxxx is stored in the BBRAM. The upper four bytes (0001AF2x) are read at \$FFFC1F2C; the lower two bytes (xxxx) are read at \$FFFC1F30. The MVME172 debugger has the capability to retrieve or set the Ethernet address.

If the data in BBRAM is lost, use the number on the label on backplane connector P2 to restore it.

The Ethernet transceiver interface is located on the MVME172P2 main board, and the industry-standard DB15 connector is located on its front panel. Support functions for the 82596CA LAN coprocessor are provided by the Petra MC2 sector. Refer to the 82596CA user's guide and to the description of the MC2 function in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

#### **SCSI Interface**

The MVME172P2 may have provision for mass storage subsystems through the industry-standard SCSI bus. These subsystems may include hard and floppy disk drives, streaming tape drives, and other mass storage devices. The optional SCSI interface is implemented using the NCR 53C710 SCSI I/O controller.

Support functions for the 53C710 are provided by the Petra MC2 sector. Refer to the NCR 53C710 user's guide and to the description of the MC2 function in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

#### **SCSI** Termination

It is important that the SCSI bus be properly terminated at both ends.

In the case of the MVME172P2, terminators for the SCSI bus are present on the main board. The SCSI terminators are enabled or disabled by a jumper on header J12. If the SCSI bus ends at the MVME172P2, a jumper must be installed at J12.

The **FUSES** LED on the MVME172P2 front panel monitors +5V power to the SCSI bus TERM power line in addition to LAN power and IndustryPack power; the **FUSES** LED illuminates when all fuses on the MVME172P2 are operational. (The fuses are solid-state circuit breakers that reset when the short which trips them is removed.) Because any device on the SCSI bus can provide power to the TERM power line, the **FUSES** LED does not directly indicate the condition of the fuse.

### Local Resources

The MVME172P2 includes many resources for the local processor. These include tick timers, software-programmable hardware interrupts, a watchdog timer, and a local bus timeout.

#### **Programmable Tick Timers**

Six 32-bit programmable tick timers with 1µs resolution are available: two in the VMEchip2 ASIC and four in the Petra/MC2 chip. The tick timers may be programmed to generate periodic interrupts to the processor. Refer to the VMEchip2 and Petra/MC2 descriptions in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

#### Watchdog Timer

A watchdog timer function is provided in both the Petra/MC2 chip and the VMEchip2 ASIC. When the watchdog timer is enabled, it must be reset by software within the programmed interval or it times out. The watchdog timer can be programmed to generate a SYSRESET signal, a local reset signal, or a board fail signal if it times out. Refer to the VMEchip2 and Petra/MC2 descriptions in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

The watchdog timer logic is duplicated in the VMEchip2 and Petra/MC2 ASICs. Because the watchdog timer function in the VMEchip2 is a superset of that function in the Petra/MC2 chip (system reset function), the timer in the VMEchip2 is to be used in all cases except for versions of the MVME172P2 which do not include the VMEbus interface (i.e., boards ordered with a "No VMEbus Interface" option).

#### Software-Programmable Hardware Interrupts

The VMEchip2 ASIC supplies eight software-programmable hardware interrupts. These interrupts allow software to create a hardware interrupt. Refer to the VMEchip2 description in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

#### Local Bus Timeout

The MVME172P2 provides timeout functions in the VMEchip2 ASIC and the Petra/MC2 chip for the local bus. When the timer is enabled and a local bus access times out, a Transfer Error Acknowledge (TEA) signal is sent to the local bus master. The timeout value is selectable by software for 8

4

µsec, 64 µsec, 256 µsec, or infinity. The local bus timer does not operate during VMEbus bound cycles. VMEbus bound cycles are timed by the VMEbus access timer and the VMEbus global timer. Refer to the VMEchip2 and Petra/MC2 descriptions in the *MVME1X2P2 VME Embedded Controller Programmer's Reference Guide* for detailed programming information.

The access timer logic is duplicated in the VMEchip2 and Petra/MC2 ASICs. Because the local bus timer in the VMEchip2 can detect an offboard access and the Petra/MC2 local bus timer cannot, the timer in the VMEchip2 ASIC is used in all cases except for versions of the MVME172P2 which do not include the VMEbus interface (i.e., boards ordered with a "No VMEbus Interface" option).

### **Local Bus Arbiter**

The local bus arbiter implements a fixed priority (see Table 4-2).

| Device            | Priority | Note        |
|-------------------|----------|-------------|
| LAN               | 0        | Highest     |
| Industry Pack DMA | 1        |             |
| SCSI              | 2        |             |
| VMEbus            | 3        | Next Lowest |
| MC680x0/MC68LC0x0 | 4        | Lowest      |

Table 4-2. Local Bus Arbitration Priority

## Connectors

The MVME172P2 has two 96-position DIN connectors: P1 and P2. P1 rows A, B, C, and P2 row B provide the VMEbus interconnection. P2 rows A and C are not used.

The serial ports on the MVME172P2 are connected to four 8-pin RJ45 female connectors (J17) on the front panel. The two IP modules connect to the MVME172P2 by two pairs of 50-pin connectors. Two additional 50-pin connectors behind the front panel are for external connections to IP signals. The Ethernet LAN connector (J9) is a 15-pin socket connector mounted on the front panel. The SCSI connector (J23) is a 68-pin socket connector mounted on the front panel.

Pin assignments for the connectors on the MVME172P2 are listed in Chapter 5.

#### **Remote Status and Control**

The remote reset connector, J2, is a 20-pin connector located behind the front panel of the MVME172P2. It provides system designers with flexibility in accessing critical indicator and reset functions. When the board is enclosed in a chassis and the front panel is not visible, this connector allows the Reset, Abort, and LED functions to be extended to the control panel of the system, where they are visible. Alternatively, it allows a system designer to construct a **RESET/ABORT/LED** panel that can be located remotely from the MVME172P2.

5

## **Connector Pin Assignments**

This chapter summarizes the pin assignments for the following groups of interconnect signals on the MVME172P2:

| Connector                       | Location       | Table     |
|---------------------------------|----------------|-----------|
| Remote Reset connector          | J2             | Table 5-1 |
| IndustryPack A and B connectors | J4/5/6, J3/7/8 | Table 5-2 |
| Ethernet port, DB15             | J9             | Table 5-3 |
| Serial ports, RJ45              | J17            | Table 5-4 |
| SCSI connector                  | J23            | Table 5-5 |
| VMEbus connector P1             | P1             | Table 5-6 |
| VMEbus connector P2             | P2             | Table 5-7 |

The tables in this chapter furnish pin assignments only. For detailed descriptions of the interconnect signals, consult the support information for the MVME172P2 (available through your Motorola sales office).

## **Remote Reset Connector - J2**

The MVME172P2 has a 20-pin connector (J2) mounted behind the front panel. When the MVME172P2 board is enclosed in a chassis and the front panel is not visible, this connector enables you to extend the reset, abort and LED functions to the control panel of the system, where they remain accessible.

| 1  | +5V Fused     | LANLED*       | 2  |
|----|---------------|---------------|----|
| 3  | P12VLED*      | SCSILED*      | 4  |
| 5  | VMELED*       | No connection | 6  |
| 7  | RUNLED*       | STSLED*       | 8  |
| 9  | FAILSTAT*     | No connection | 10 |
| 11 | SCONLED*      | ABORTSW*      | 12 |
| 13 | RESETSW*      | GND           | 14 |
| 15 | GND           | GPIO1         | 16 |
| 17 | GPIO2         | GPIO3         | 18 |
| 19 | No connection | GND           | 20 |

Table 5-1. Remote Reset Connector J2 Pin Assignments

## IndustryPack A and B Connectors

Up to two IndustryPack (IP) modules may be installed on the MVME172P2. For each IP module, there are two 50-pin plug connectors on the board: module A, J5/6; module B, J7/8. For external cabling to the IP modules, two 50-pin IDC connectors (module A, J4; module B, J3) are provided behind the MVME172P2 front panel. The pin assignments are the same for both types of connector.

|    |               |               | _  |
|----|---------------|---------------|----|
| 1  | GND           | CLK           | 2  |
| 3  | RESET*        | IPD0          | 4  |
| 5  | IPD1          | IPD2          | 6  |
| 7  | IPD3          | IPD4          | 8  |
| 9  | IPD5          | IPD6          | 10 |
| 11 | IPD7          | IPD8          | 12 |
| 13 | IPD9          | IPD10         | 14 |
| 15 | IPD11         | IPD12         | 16 |
| 17 | IPD13         | IPD14         | 18 |
| 19 | IPD15         | BS0*          | 20 |
| 21 | BS1*          | -12V          | 22 |
| 23 | +12V          | +5V           | 24 |
| 25 | GND           | GND           | 26 |
| 27 | +5V           | R/W*          | 28 |
| 29 | IDSEL*        | DMAREQ0*      | 30 |
| 31 | MEMSEL*       | DMAREQ1*      | 32 |
| 33 | INTSEL*       | DMACK*        | 34 |
| 35 | IOSEL*        | No Connection | 36 |
| 37 | IPA1          | DMAEND*       | 38 |
| 39 | IPA2          | ERROR*        | 40 |
| 41 | IPA3          | INT_REQ0*     | 42 |
| 43 | IPA4          | INT_REQ1*     | 44 |
| 45 | IPA5          | STROBE*       | 46 |
| 47 | IPA6          | ACK*          | 48 |
| 49 | No Connection | GND           | 50 |

Table 5-2. IndustryPack Interconnect Signals

## **Ethernet Connector - J9**

The MVME172P2's Ethernet interface is implemented with a DB15 connector located on the front panel of the board. The pin assignments for this connector are listed in the following table.

| 1  | GND           | C+  | 2  |
|----|---------------|-----|----|
| 3  | T+            | GND | 4  |
| 5  | R+            | GND | 6  |
| 7  | No Connection | GND | 8  |
| 9  | C-            | T–  | 10 |
| 11 | GND           | R–  | 12 |
| 13 | +12V          | GND | 14 |
| 15 | No Connection |     |    |

Table 5-3. DB15 Ethernet Connector Pin Assignments

## **Serial Connector - J17**

A four-segment RJ45 connector located on the front panel of the MVME172P2 provides the interface to the four asynchronous serial ports. The pin assignments for each segment in the connector are as follows.

Table 5-4. Serial Connector Pin Assignments

| DCDn   |
|--------|
| RTSn   |
| Ground |
| TXDn   |
| RXDn   |
| Ground |
| CTSn   |
| DTRn   |
|        |

## **SCSI Connector - J23**

Connector J23 is a standard 68-pin SCSI connector mounted on the front panel of the MVME172P2 embedded controller. Table 5-5 lists the pin assignments for J23.

## VMEbus Connectors (P1, P2)

Two three-row 96-pin DIN type connectors, P1 and P2, supply the interface between the base board and the VMEbus. P1 provides power and VME signals for 24-bit addressing and 16-bit data. Its pin assignments are set by the IEEE P1014-1987 VMEbus Specification. P2 Row B supplies the base board with power, with the upper 8 VMEbus address lines, and with an additional 16 VMEbus data lines. P2 rows A and C are not used in the MVME172P2 implementation. The pin assignments for P1and P2 are listed in Table 5-6 and Table 5-7 respectively.

5

| 1  | GND           | GND           | 2  |
|----|---------------|---------------|----|
| 3  | GND           | GND           |    |
| 5  | GND           | D GND         |    |
| 7  | GND           | GND           | 8  |
| 9  | GND           | GND           | 10 |
| 11 | GND           | GND           | 12 |
| 13 | GND           | GND           | 14 |
| 15 | GND           | GND           | 16 |
| 17 | +5.0V TERMPWR | +5.0V TERMPWR | 18 |
| 19 | No Connection | GND           | 20 |
| 21 | GND           | GND           | 22 |
| 23 | GND           | GND           | 24 |
| 25 | GND           | GND           | 26 |
| 27 | GND           | GND           | 28 |
| 29 | GND           | GND           | 30 |
| 31 | GND           | GND           | 32 |
| 33 | GND           | GND           | 34 |
| 35 | DB*(12)       | DB*(13)       | 36 |
| 37 | DB*(14)       | DB*(15)       | 38 |
| 39 | DPH*          | DB*(0)        | 40 |
| 41 | DB*(1)        | DB*(2)        | 42 |
| 43 | DB*(3)        | DB*(4)        | 44 |
| 45 | DB*(5)        | DB*(6)        | 46 |
| 47 | DB*(7)        | DBP*          | 48 |
| 49 | GND           | GND           | 50 |
| 51 | +5.0V TERMPWR | +5.0V TERMPWR | 52 |
| 53 | No Connection | GND           | 54 |
| 55 | ATN*          | GND           | 56 |
| 57 | BSY*          | ACK*          | 58 |
| 59 | RST*          | MSG*          | 60 |
| 61 | SEL*          | DC*           | 62 |
| 63 | REQ*          | IO*           | 64 |
| 65 | DB*(8)        | DB*(9)        | 66 |
| 67 | DB*(10)       | DB*(11)       | 68 |

### Table 5-5. SCSI Connector J23 Pin Assignments

|    | Row A     | Row B    | Row C      | 1  |
|----|-----------|----------|------------|----|
| 1  | VD0       | VBBSY*   | VD8        | 1  |
| 2  | VD1       | VBCLR*   | VD9        | 2  |
| 3  | VD2       | VACFAIL* | VD10       | 3  |
| 4  | VD3       | VBGIN0*  | VD11       | 4  |
| 5  | VD4       | VBGOUT0* | VD12       | 5  |
| 6  | VD5       | VBGIN1*  | VD13       | 6  |
| 7  | VD6       | VBGOUT1* | VD14       | 7  |
| 8  | VD7       | VBGIN2*  | VD15       | 8  |
| 9  | GND       | VBGOUT2* | GND        | 9  |
| 10 | VSYSCLK   | VBGIN3*  | VSYSFAIL*  | 10 |
| 11 | GND       | VBGOUT3* | VBERR*     | 11 |
| 12 | VDS1*     | VBR0*    | VSYSRESET* | 12 |
| 13 | VDS0*     | VBR1*    | VLWORD*    | 13 |
| 14 | VWRITE*   | VBR2*    | VAM5       | 14 |
| 15 | GND       | VBR3*    | VA23       | 15 |
| 16 | VDTACK*   | VAM0     | VA22       | 16 |
| 17 | GND       | VAM1     | VA21       | 17 |
| 18 | VAS*      | VAM2     | VA20       | 18 |
| 19 | GND       | VAM3     | VA19       | 19 |
| 20 | VIACK*    | GND      | VA18       | 20 |
| 21 | VIACKIN*  | Not Used | VA17       | 21 |
| 22 | VIACKOUT* | Not Used | VA16       | 22 |
| 23 | VAM4      | GND      | VA15       | 23 |
| 24 | VA7       | VIRQ7*   | VA14       | 24 |
| 25 | VA6       | VIRQ6*   | VA13       | 25 |
| 26 | VA5       | VIRQ5*   | VA12       | 26 |
| 27 | VA4       | VIRQ4*   | VA11       | 27 |
| 28 | VA3       | VIRQ3*   | VA10       | 28 |
| 29 | VA2       | VIRQ2*   | VA9        | 29 |
| 30 | VA1       | VIRQ1*   | VA8        | 30 |
| 31 | -12V      | Not Used | +12V       | 31 |
| 32 | +5V       | +5V      | +5V        | 32 |

### Table 5-6. VMEbus Connector P1 Pin Assignments

|    | ROW A         | ROW B    | ROW C         |    |
|----|---------------|----------|---------------|----|
| 1  | No Connection | +5V      | No Connection | 1  |
| 2  | No Connection | GND      | No Connection | 2  |
| 3  | No Connection | Not Used | No Connection | 3  |
| 4  | No Connection | VA24     | No Connection | 4  |
| 5  | No Connection | VA25     | No Connection | 5  |
| 6  | No Connection | VA26     | No Connection | 6  |
| 7  | No Connection | VA27     | No Connection | 7  |
| 8  | No Connection | VA28     | No Connection | 8  |
| 9  | No Connection | VA29     | No Connection | 9  |
| 10 | No Connection | VA30     | No Connection | 10 |
| 11 | No Connection | VA31     | No Connection | 11 |
| 12 | No Connection | GND      | No Connection | 12 |
| 13 | No Connection | +5V      | No Connection | 13 |
| 14 | No Connection | VD16     | No Connection | 14 |
| 15 | No Connection | VD17     | No Connection | 15 |
| 16 | No Connection | VD18     | No Connection | 16 |
| 17 | No Connection | VD19     | No Connection | 17 |
| 18 | No Connection | VD20     | No Connection | 18 |
| 19 | No Connection | VD21     | No Connection | 19 |
| 20 | No Connection | VD22     | No Connection | 20 |
| 21 | No Connection | VD23     | No Connection | 21 |
| 22 | No Connection | GND      | No Connection | 22 |
| 23 | No Connection | VD24     | No Connection | 23 |
| 24 | No Connection | VD25     | No Connection | 24 |
| 25 | No Connection | VD26     | No Connection | 25 |
| 26 | No Connection | VD27     | No Connection | 26 |
| 27 | No Connection | VD28     | No Connection | 27 |
| 28 | No Connection | VD29     | No Connection | 28 |
| 29 | No Connection | VD30     | No Connection | 29 |
| 30 | No Connection | VD31     | No Connection | 30 |
| 31 | No Connection | GND      | No Connection | 31 |
| 32 | No Connection | +5V      | No Connection | 32 |

Table 5-7. VMEbus Connector P2 Pin Assignment

# Specifications



## **Board Specifications**

The following table lists the general specifications for the MVME172P2 VME embedded controller. The subsequent sections detail cooling requirements and EMC regulatory compliance.

A complete functional description of the MVME172P2 boards appears in Chapter 4. Specifications for the optional IndustryPack modules can be found in the documentation for those modules.

| Characte                                           | ristics                                                                                                                                                                                          | Specifications    |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|
| Power requirements<br>(with EPROM; without<br>IPs) | +5Vdc (±5%), 1.75A typical, 2A maximum<br>+12 Vdc (± 5%), 100 mA maximum<br>-12 Vdc (± 5%), 100 mA maximum                                                                                       |                   |  |  |
| Operating temperature                              | -5° C to 55° C (23° F to 131° F) exit air with forced-air cooling<br>(refer also to <i>Cooling Requirements</i> and <i>Special Considerations for</i><br><i>Elevated-Temperature Operation</i> ) |                   |  |  |
| Storage temperature                                | $-40^{\circ} \text{ C to } +85^{\circ} \text{ C} (-40^{\circ} \text{ F to } 185^{\circ} \text{ F})$                                                                                              |                   |  |  |
| Relative humidity                                  | 10% to 85% (noncondensing)                                                                                                                                                                       |                   |  |  |
| Vibration (operating)                              | 2 Gs RMS, 20Hz-2000Hz random                                                                                                                                                                     |                   |  |  |
| Altitude (operating)                               | 5000 meters (16,405 feet)                                                                                                                                                                        |                   |  |  |
| Physical dimensions                                | Height Double-high VME board, 9.2 in. (233 mm)                                                                                                                                                   |                   |  |  |
| (base board only)                                  | Front panel width 0.8 in. (20 mm)                                                                                                                                                                |                   |  |  |
|                                                    | Front panel height                                                                                                                                                                               | 10.3 in. (262 mm) |  |  |
|                                                    | Depth                                                                                                                                                                                            | 6.3 in. (160 mm)  |  |  |

#### Table A-1. MVME172P2 Specifications

## **Cooling Requirements**

The Motorola MVME172P2 VME Embedded Controller is specified, designed, and tested to operate reliably with an incoming air temperature range of  $-5^{\circ}$  to  $55^{\circ}$  C ( $23^{\circ}$  to  $131^{\circ}$  F) with forced air cooling of the entire assembly (base board and modules) at a velocity typically achievable by using a 100 CFM axial fan. Temperature qualification is performed in a standard Motorola VME system chassis. Twenty-five-watt load boards are inserted in two card slots, one on each side, adjacent to the board under test, to simulate a high power density system configuration. An assembly of three axial fans, rated at 100 CFM per fan, is placed directly under the VME card cage. The incoming air temperature is measured between the fan assembly and the card cage, where the incoming airstream first encounters the module under test. Test software is executed as the module is subjected to ambient temperature variations. Case temperatures of critical, high power density integrated circuits are monitored to ensure that component vendors' specifications are not exceeded.

While the exact amount of airflow required for cooling depends on the ambient air temperature and the type, number, and location of boards and other heat sources, adequate cooling can usually be achieved with 10 CFM and 490 LFM flowing over the module. Less airflow is required to cool the module in environments having lower maximum ambients. Under more favorable thermal conditions, it may be possible to operate the module reliably at higher than 55° C with increased airflow. It is important to note that there are several factors, in addition to the rated CFM of the air mover, which determine the actual volume and speed of air flowing over a module.

#### **Special Considerations for Elevated-Temperature Operation**

The following information is for users whose applications for the MVME172P2 may subject it to high temperatures.

The MVME172P2 uses commercial-grade devices. Therefore, it can operate in an environment with ambient air temperatures ranging from 0° C to 70° C. Several factors influence the ambient temperature seen by components on the MVME172P2. Among them are inlet air temperature; air flow characteristics; number, types, and locations of IP modules; power dissipation of adjacent boards in the system, etc.

A temperature profile of a comparable board (the MVME172LX embedded controller) was developed in an MVME954A six-slot VME chassis. Two such boards, each loaded with two GreenSpring IndustryPack modules, were placed in the chassis with one 36W load board installed between them. The chassis was placed in a thermal chamber that maintained an ambient temperature of 55° C. Measurements showed that the fans in the chassis supplied an airflow of approximately 65 LFM over the MVME172LX boards. Under these conditions, a rise in temperature of approximately 10° C between the inlet and exit air was observed. The junction temperatures of selected high-power devices on the MVME172LXs were calculated (from case temperature measurements) and were found to be within manufacturers' specified tolerances.



For elevated-temperature operation, perform similar measurements and calculations to determine the actual operating margin for your specific environment.

To facilitate elevated-temperature operation:

- 1. Position the MVME172P2 in the chassis to allow for maximum airflow over the component side of the board.
- 2. Do not place boards with high power dissipation next to the MVME172P2.
- 3. Use low-power IP modules only.

## **EMC Regulatory Compliance**

The MVME172P2 was tested *without* IndustryPacks in an EMC-compliant chassis and meets the requirements for Class B equipment. Compliance was achieved under the following conditions:

- □ Shielded cables on all external I/O ports.
- □ Cable shields connected to chassis ground via metal shell connectors bonded to a conductive module front panel.
- □ Conductive chassis rails connected to chassis ground. This provides the path for connecting shields to chassis ground.
- □ Front panel screws properly tightened.
- □ All peripherals EMC-compliant.

For minimum RF emissions, it is essential that the conditions above be implemented. Failure to do so could compromise the FCC compliance of the equipment containing the module.

The MVME172P2 is a board-level product and meant to be used in standard VME applications. As such, it is the responsibility of the OEM to meet the regulatory guidelines as determined by its application.

Α

# Troubleshooting

Β

## **Solving Startup Problems**

In the event of difficulty with your MVME172P2 VME embedded controller, try the simple troubleshooting steps on the following pages before calling for help or sending the board back for repair. Some of the procedures will return the board to the factory debugger environment. (The board was tested under these conditions before it left the factory.) The self-tests may not run in all user-customized environments.

| Condition                                           | Possible Problem                                                                                               | Try This:                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I. Nothing works, no<br>display on the<br>terminal. | A. If the <b>RUN</b> (or<br><b>FUSE</b> ) LED is not<br>lit, the board may<br>not be getting<br>correct power. | <ol> <li>Make sure the system is plugged in.</li> <li>Check that the board is securely installed in its backplane<br/>or chassis.</li> <li>Check that all necessary cables are connected to the<br/>board, per this manual.</li> <li>Check for compliance with System Considerations, as<br/>described in this manual.</li> <li>Review the Installation and Startup procedures, as<br/>described in this manual. They include a step-by-step<br/>powerup routine. Try it.</li> </ol> |
|                                                     | B. If the LEDs are<br>lit, the board may<br>be in the wrong<br>slot.                                           | <ol> <li>For VMEmodules, the processor module (controller)<br/>should be in the first (leftmost) slot.</li> <li>Also check that the "system controller" function on the<br/>board is enabled, per this manual.</li> </ol>                                                                                                                                                                                                                                                            |
|                                                     | C. The "system<br>console"<br>terminal may be<br>configured<br>incorrectly.                                    | Configure the system console terminal as described in this manual.                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table B-1. Troubleshooting MVME172P2 Boards

В

| Condition                                                                                              | Possible Problem                                                                                                                    | Try This:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| II. There is a display<br>on the terminal,<br>but input from the                                       | A. The keyboard<br>may be connected<br>incorrectly.                                                                                 | Recheck the keyboard connections and power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| keyboard has no<br>effect.                                                                             | B. Board jumpers<br>may be<br>configured<br>incorrectly.                                                                            | Check the board jumpers as described in this manual.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                                                                                        | C. You may have<br>invoked flow<br>control by<br>pressing a HOLD<br>or PAUSE key, or<br>by typing:<br><ctrl>-S</ctrl>               | Press the HOLD or PAUSE key again.<br>If this does not free up the keyboard, type in:<br><b>CTRL&gt;-Q</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| III. Debug prompt<br>172-Bug> does<br>not appear at<br>powerup, and the<br>board does not<br>autoboot. | <ul><li>A. Debugger<br/>EPROM/Flash<br/>may be missing.</li><li>B. The board may<br/>need to be reset.</li></ul>                    | <ol> <li>Disconnect <i>all</i> power from your system.</li> <li>Check that the proper debugger device is installed.</li> <li>Remove the jumper from J21, pins 9-10. This enables use<br/>of the EPROM instead of the Flash memory.</li> <li>Reconnect power.</li> <li>Restart the system by "double-button reset": press the<br/><b>RESET</b> and <b>ABORT</b> switches at the same time; release<br/><b>RESET</b> first, wait seven seconds, then release <b>ABORT</b>.</li> <li>If the debug prompt appears, go to step IV or step V, as<br/>indicated. If the debug prompt does not appear, go to step<br/>VI.</li> </ol> |  |  |
| IV. Debug prompt<br>172-Bug><br>appears at<br>powerup, but the<br>board does not<br>autoboot.          | <ul> <li>A. The initial<br/>debugger<br/>environment<br/>parameters may<br/>be set incorrectly.</li> <li>B. There may be</li> </ul> | <ol> <li>Start the onboard calendar clock and timer. Type:<br/>set mmddyyhhmm <cr><br/>where the characters indicate the month, day, year, hour,<br/>and minute. The date and time will be displayed.</cr></li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                                                                                                        | some fault in the<br>board hardware.                                                                                                | Performing the next step (env;d) will<br>change some parameters that may affect<br>your system's operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                                                                                        |                                                                                                                                     | (continues>)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

#### Table B-1. Troubleshooting MVME172P2 Boards

| Condition                                                                                                     | Possible Problem                                            | Try This:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IV. Continued                                                                                                 | Possible Problem                                            | <ol> <li>At the command line prompt, type in:<br/>env;d <cr><br/>This sets up the default parameters for the debugger<br/>environment.</cr></li> <li>When prompted to Update Non-Volatile RAM, type in:<br/>y <cr></cr></li> <li>When prompted to Reset Local System, type in:<br/>y <cr></cr></li> <li>After the clock speed is displayed, immediately (within<br/>five seconds) press the Return key:<br/><cr><br/>or<br/>BREAK<br/>to exit to the System Menu. Then enter a 3 for "Go to<br/>System Debugger" and Return:<br/>3 <cr><br/>Now the prompt should be:<br/>172-Diag&gt;</cr></cr></li> <li>You may need to use the cnfg command (see your board<br/>Debugger Manual) to change clock speed and/or Ethernet<br/>Address, and then later return to:<br/>env <cr><br/>and step 3.</cr></li> <li>Run the selftests by typing in:<br/>st <cr><br/>The tests take as long as 10 minutes, depending on RAM<br/>size. They are complete when the prompt returns. (The<br/>onboard self-test is a valuable tool in isolating defects.)</cr></li> <li>The system may indicate that it has passed all the self-<br/>tests. Or, it may indicate a test that failed. If neither<br/>happens, enter:<br/>de <cr></cr></li> </ol> |
|                                                                                                               |                                                             | Any errors should now be displayed. If there are any errors, go to step VI. If there are no errors, go to step V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V. The debugger is<br>in system mode<br>and the board<br>autoboots, or the<br>board has passed<br>self-tests. | A. No apparent<br>problems —<br>troubleshooting is<br>done. | No further troubleshooting steps are required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Table B-1. Troubleshooting MVME172P2 Boards

В

| Condition                                                                                                                        | Possible Problem                                                                                                      | Try This:                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|
| VI. The board has<br>failed one or<br>more of the tests<br>listed above, and<br>cannot be<br>corrected using<br>the steps given. | A. There may be<br>some fault in the<br>board hardware or<br>the on-board<br>debugging and<br>diagnostic<br>firmware. | <ol> <li>Document the problem and return the board for service.</li> <li>Phone 1-800-222-5640.</li> </ol> |  |
| TROUBLESHOOTING PROCEDURE COMPLETE.                                                                                              |                                                                                                                       |                                                                                                           |  |

# С

## **Network Controller Modules Supported**

The 172Bug firmware supports the following VMEbus network controller modules. The default address for each module type and position is shown to indicate where the controller must reside to be supported by the 172Bug. The controllers are accessed via the specified CLUN and DLUNs listed here. The CLUN and DLUNs are used in conjunction with the debugger commands **NBH**, **NBO**, **NIOP**, **NIOC**, **NIOT**, **NPING**, and **NAB**; they are also used with the debugger system calls .NETRD, .NETWR, .NETFOPN, .NETFRD, .NETCFIG, and .NETCTRL.

| Controller<br>Type | CLUN | DLUN | Address        | Interface<br>Type |
|--------------------|------|------|----------------|-------------------|
| MVME172P2          | \$00 | \$00 | \$FFF46000     | Ethernet          |
| MVME376            | \$02 | \$00 | \$FFFF1200     | Ethernet          |
| MVME376            | \$03 | \$00 | \$FFFF1400     | Ethernet          |
| MVME376            | \$04 | \$00 | \$FFFF1600     | Ethernet          |
| MVME376            | \$05 | \$00 | \$FFFF5400     | Ethernet          |
| MVME376            | \$06 | \$00 | \$FFFF5600     | Ethernet          |
| MVME376            | \$07 | \$00 | \$FFFFA40<br>0 | Ethernet          |
| MVME374            | \$10 | \$00 | \$FF000000     | Ethernet          |
| MVME374            | \$11 | \$00 | \$FF100000     | Ethernet          |
| MVME374            | \$12 | \$00 | \$FF200000     | Ethernet          |
| MVME374            | \$13 | \$00 | \$FF300000     | Ethernet          |
| MVME374            | \$14 | \$00 | \$FF400000     | Ethernet          |
| MVME374            | \$15 | \$00 | \$FF500000     | Ethernet          |

## **Controller Modules Supported**

The following VMEbus disk/tape controller modules are supported by the 172Bug. The default address for each controller type is First Address. The controller can be addressed by First CLUN during execution of the **BH**, **BO**, or **IOP** commands, or during execution of the .DSKRD or .DSKWR TRAP #15 calls. Note that if another controller of the same type is used, the second one must have its address changed by its onboard jumpers and/or switches, so that it matches Second Address and can be called up by Second CLUN.

| Controller Type                           | First<br>CLUN | First<br>Address | Second<br>CLUN | Second<br>Address |
|-------------------------------------------|---------------|------------------|----------------|-------------------|
| CISC Embedded Controller                  | \$00 (Note 1) |                  |                |                   |
| MVME320 - Winchester/Floppy<br>Controller | \$11 (Note 2) | \$FFFFB000       | \$12 (Note 2)  | \$FFFFAC00        |
| MVME323 - ESDI Winchester<br>Controller   | \$08          | \$FFFFA000       | \$09           | \$FFFFA200        |
| MVME327A - SCSI Controller                | \$02          | \$FFFFA600       | \$03           | \$FFFFA700        |
| MVME328 - SCSI Controller                 | \$06          | \$FFFF9000       | \$07           | \$FFFF9800        |
| MVME328 - SCSI Controller                 | \$16          | \$FFFF4800       | \$17           | \$FFFF5800        |
| MVME328 - SCSI Controller                 | \$18          | \$FFFF7000       | \$19           | \$FFFF7800        |
| MVME350 - Streaming Tape<br>Controller    | \$04          | \$FFFF5000       | \$05           | \$FFF5100         |

Notes:

1. If an MVME172P2 with an SCSI port is used, the MVME172P2 module has CLUN 0.

2. For MVME172P2s, the first MVME320 has CLUN \$11; the second MVME320 has CLUN \$12.

## **Default Configurations**

**Note** SCSI Common Command Set (CCS) devices are the only ones tested by Motorola Computer Group.

#### **CISC Embedded Controllers -- 7 Devices**

#### MVME320 -- 4 Devices

| Controller LUN | Address    | Device LUN | Device Type                      |
|----------------|------------|------------|----------------------------------|
| 11             | \$FFFFB000 | 0          | Winchester hard drive            |
|                |            | 1          | Winchester hard drive            |
| 12             | \$FFFFAC00 | 2          | 5-1/4" DS/DD 96 TPI floppy drive |
|                |            | 3          | 5-1/4" DS/DD 96 TPI floppy drive |

| Controller LUN | Address    | Device LUN | Device Type                |
|----------------|------------|------------|----------------------------|
| 8              | \$FFFFA000 | 0          | ESDI Winchester hard drive |
|                |            | 1          | ESDI Winchester hard drive |
| 9              | \$FFFFA200 | 2          | ESDI Winchester hard drive |
|                |            | 3          | ESDI Winchester hard drive |

#### MVME323 -- 4 Devices

#### MVME327A -- 9 Devices

| Controller LUN | Address    | Device LUN | Device Type                        |
|----------------|------------|------------|------------------------------------|
| 2              | \$FFFFA600 | 00         | SCSI Common Command Set            |
|                |            | 10         | (CCS), which may be any of these:  |
| 3              | \$FFFFA700 | 20         | - Fixed direct access              |
|                |            | 30         | - Removable flexible direct access |
|                |            | 40         | (TEAC style)                       |
|                |            | 50         | - CD-ROM                           |
|                |            | 60         | - Sequential access                |
|                |            | 80         | Local floppy drive                 |
|                |            | 81         | Local floppy drive                 |

D

| Controller LUN | Address                              | Device LUN | Device Type                                   |
|----------------|--------------------------------------|------------|-----------------------------------------------|
| 6              | \$FFFF9000                           | 00         | SCSI Common Command Set                       |
|                |                                      | 08         | (CCS), which may be any of these:             |
|                |                                      | 10         | - Removable flexible direct access            |
| 7              | \$FFFF9800                           | 18         | (TEAC style)                                  |
|                |                                      | 20         | - CD-ROM                                      |
|                |                                      | 28         | - Sequential access                           |
| 16             | \$FFFF4800                           | 30         |                                               |
|                |                                      | 40         | Same as above, but these will only be         |
| 17             | \$FFF5800                            | - 48       | available if the daughter card for the second |
| 17             | φ11115000                            | 50         | SCSI channel is present.                      |
|                |                                      | 58         |                                               |
| 18             | \$FFFF7000                           | 60         |                                               |
| 10             | <i><b>Q</b></i> <b>IIIIIIIIIIIII</b> | 68         |                                               |
|                |                                      | 70         |                                               |
| 19             | \$FFFF7800                           |            |                                               |
|                |                                      |            |                                               |

#### MVME328 -- 14 Devices

#### MVME350 -- 1 Device

| Controller LUN | Address   | Device LUN | Device Type                 |  |
|----------------|-----------|------------|-----------------------------|--|
| 4              | \$FFF5000 | 0          | QIC-02 streaming tape drive |  |
| 5              | \$FFF5100 |            |                             |  |

D

## **IOT Command Parameters**

|                                                               | Floppy Types and Formats |         |         |         |         |         |         |
|---------------------------------------------------------------|--------------------------|---------|---------|---------|---------|---------|---------|
| IOT Parameter                                                 | DSDD5                    | PCXT8   | PCXT9   | PCXT9_3 | PCAT    | PS2     | SHD     |
| Sector Size<br>0- 128 1- 256 2- 512<br>3-1024 4-2048 5-4096 = | 1                        | 2       | 2       | 2       | 2       | 2       | 2       |
| Block Size:<br>0- 128 1- 256 2- 512<br>3-1024 4-2048 5-4096 = | 1                        | 1       | 1       | 1       | 1       | 1       | 1       |
| Sectors/Track                                                 | 10                       | 8       | 9       | 9       | F       | 12      | 24      |
| Number of Heads =                                             | 2                        | 2       | 2       | 2       | 2       | 2       | 2       |
| Number of Cylinders =                                         | 50                       | 28      | 28      | 50      | 50      | 50      | 50      |
| Precomp. Cylinder =                                           | 50                       | 28      | 28      | 50      | 50      | 50      | 50      |
| Reduced Write Current<br>Cylinder =                           | 50                       | 28      | 28      | 50      | 50      | 50      | 50      |
| Step Rate Code =                                              | 0                        | 0       | 0       | 0       | 0       | 0       | 0       |
| Single/Double DATA<br>Density =                               | D                        | D       | D       | D       | D       | D       | D       |
| Single/Double TRACK<br>Density =                              | D                        | D       | D       | D       | D       | D       | D       |
| Single/Equal_in_all Track<br>Zero Density =                   | S                        | Е       | Е       | Е       | Е       | Е       | E       |
| Slow/Fast Data Rate =                                         | S                        | S       | S       | S       | F       | F       | F       |
| Other Characteristics                                         |                          | 1       | 1       | I       |         | 1       | 1       |
| Number of Physical Sectors                                    | 0A00                     | 0280    | 02D0    | 05A0    | 0960    | 0B40    | 1680    |
| Number of Logical Blocks (100 in size)                        | 09F8                     | 0500    | 05A0    | 0B40    | 12C0    | 1680    | 2D00    |
| Number of Bytes in Decimal                                    | 653312                   | 327680  | 368460  | 737280  | 1228800 | 1474560 | 2949120 |
| Media Size/Density                                            | 5.25/DD                  | 5.25/DD | 5.25/DD | 3.5/DD  | 5.25/HD | 3.5/HD  | 3.5/ED  |
| Notes                                                         | 1                        | 1       | 1       | 1       |         | 1       | 1       |

The following table lists the proper **IOT** command parameters for floppies used with boards such as the MVME328 and MVME172P2.

Notes

1. All numerical parameters are in hexadecimal unless otherwise noted.

2. The DSDD5 type floppy is the default setting for the debugger.

## **Related Documentation**



## **MCG Documents**

The Motorola Computer Group publications listed below are referenced in this manual. You can obtain paper or electronic copies of MCG publications by:

- Contacting your local Motorola sales office
- Visiting MCG's World Wide Web literature site, http://www.motorola.com/computer/literature

| Document Title                                                             | Motorola<br>Publication Number |  |
|----------------------------------------------------------------------------|--------------------------------|--|
| MVME1X2P2 VME Embedded Controller Programmer's Reference Guide             | V1X2P2A/PG                     |  |
| MVME172Bug Diagnostics User's Manual                                       | V172DIAA/UM                    |  |
| Debugging Package for Motorola 68K CISC CPUs User's Manual (Parts 1 and 2) | 68KBUG1/D<br>68KBUG2/D         |  |
| Single Board Computers SCSI Software User's Manual                         | SBCSCSI/D                      |  |

#### Table E-1. Motorola Computer Group Documents

To locate and view the most up-to-date product information in PDF or HTML format, visit http://www.motorola.com/computer/literature.

## **Manufacturers' Documents**

For additional information, refer to the following table for manufacturers' data sheets or user's manuals. As a further help, sources for the listed documents are also provided. Please note that in many cases, the information is preliminary and the revision levels of the documents are subject to change without notice.

| Document Title and Source                                                                                                                                                                 | Publication<br>Number |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| M68000 Family Reference Manual                                                                                                                                                            | M68000FR              |  |
| MC68060 Microprocessor User's Manual                                                                                                                                                      | M68060UM              |  |
| Literature Distribution Center for Motorola<br>Telephone: 1-800- 441-2447<br>FAX: (602) 994-6430 or (303) 675-2150<br>E-mail: ldcformotorola@hibbertco.com<br>Web: http://www.mot.com/SPS |                       |  |
| 82596CA Local Area Network Coprocessor Data Sheet                                                                                                                                         | 290218                |  |
| 82596CA Local Area Network Coprocessor User's Manual                                                                                                                                      | 296853                |  |
| 28F160S5 Flash Memory Data Sheet                                                                                                                                                          | 209435                |  |
| Intel Corporation<br>Web: http://developer.intel.com/design                                                                                                                               |                       |  |
| SYM 53C710 (was NCR 53C710) SCSI I/O Processor Data Manual                                                                                                                                | NCR53C710DI           |  |
| SYM 53C710 (was NCR 53C710) SCSI I/O Processor Programmer's Guide                                                                                                                         | NCR53C710PC           |  |
| Symbios Logic Inc.<br>1731 Technology Drive, Suite 600<br>San Jose, CA 95110<br>NCR Managed Services Center — Telephone: 1-800-262-7782<br>Web: http://www.lsilogic.com/products/symbios  |                       |  |
| M48T58(B) TIMEKEEPER <sup>TM</sup> and 8K x 8 Zeropower <sup>TM</sup> RAM Data Sheet                                                                                                      | M48T58                |  |
| SGS-Thomson Microelectronics Group<br>Marketing Headquarters (or nearest Sales Office)<br>1000 East Bell Road<br>Phoenix, Arizona 85022<br>Telephone: (602) 867-6100                      |                       |  |
| Web: http://www.st.com/stonline/books                                                                                                                                                     |                       |  |

#### Table E-2. Manufacturers' Documents

| Document Title and Source                             | Publication<br>Number |
|-------------------------------------------------------|-----------------------|
| Z85230 Serial Communications Controller Product Brief | Z85230pb.pdf          |
| Zilog Inc.                                            |                       |
| 210 Hacienda Avenue                                   |                       |
| Campbell, CA 95008-6609                               |                       |
| Web: http://www.zilog.com/products                    |                       |

#### Table E-2. Manufacturers' Documents (Continued)

## **Related Specifications**

For additional information, refer to the following table for manufacturers' data sheets or user's manuals. As a further help, sources for the listed documents are also provided. Please note that in many cases, the information is preliminary and the revision levels of the documents are subject to change without notice.

#### Table E-3. Related Specifications

| Document Title and Source                                                                                                                                                                                                                                                                   | Publication<br>Number           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| VME64 Specification<br>VITA (VMEbus International Trade Association )<br>7825 E. Gelding Drive, Suite 104<br>Scottsdale, AZ 85260<br>Telephone: (602) 951-8866<br>Web: http://www.vita.com                                                                                                  | ANSI/VITA 1-1994                |
| NOTE: An earlier version of the VME specification is available as:<br>Versatile Backplane Bus: VMEbus<br>Institute of Electrical and Electronics Engineers, Inc.<br>Publication and Sales Department<br>345 East 47th Street<br>New York, New York 10017-21633<br>Telephone: 1-800-678-4333 | ANSI/IEEE<br>Standard 1014-1987 |

| <b>Document Title and Source</b>                                                                                                                                                                                                                                                                                           | Publication<br>Number      |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| OR                                                                                                                                                                                                                                                                                                                         |                            |  |
| Microprocessor system bus for 1 to 4 byte data                                                                                                                                                                                                                                                                             | IEC 821 BUS                |  |
| Bureau Central de la Commission Electrotechnique Internationale<br>3, rue de Varembé<br>Geneva, Switzerland                                                                                                                                                                                                                |                            |  |
| ANSI Small Computer System Interface-2 (SCSI-2), Draft Document X3.131-<br>198X, Revision 10c                                                                                                                                                                                                                              | X3.131-198X Rev.<br>10c    |  |
| Global Engineering Documents<br>15 Inverness Way East<br>Englewood, CO 80112-5704                                                                                                                                                                                                                                          |                            |  |
| IndustryPack Logic Interface Specification, Revision 1.0<br>VITA (VMEbus International Trade Association )<br>7825 E. Gelding Drive, Suite 104<br>Scottsdale, AZ 85260<br>Telephone: (602) 951-8866<br>Web: http://www.vita.com                                                                                            | ANSI/VITA 4-1995           |  |
| Interface Between Data Terminal Equipment and Data Circuit-Terminating<br>Equipment Employing Serial Binary Data Interchange (EIA-232-D)<br>Global Engineering Documents<br>Suite 400<br>1991 M Street, NW<br>Washington, DC 20036<br>Telephone: 1-800-854-7179<br>Telephone: (303) 397-7956<br>Web: http://global.ihs.com | ANSI/EIA-232-D<br>Standard |  |

#### Table E-3. Related Specifications (Continued)

#### Numerics

172Bug disk/tape controller data D-1 firmware 3-8 implementation 3-3 network controller data C-1 overview 3-1 stack space 3-4 27C040 EPROM 3-3 53C710 SCSI controller 4-15 82596CA LAN coprocessor 4-14

#### Α

abort process 2-13 ABORT switch 4-18 aborting program execution 2-1 address ranges, EPROM 1-12 address/data configurations 1-25 addressing modes 1-25 altitude (operating) A-1 ambient air temperature (effect on cooling) A-2 arbitration priority 4-17 arguments, firmware command 3-5 autoboot process 2-8 autojumpering (VME backplane) 1-24

#### В

backplane jumpers 1-24 backward compatibility 3-9 batteries 4-9 baud rate, default 2-7 BBRAM (battery-backed-up RAM) and clock 3-8, 4-12 BG\* (bus grant) signal 1-24 block diagram 4-4 board architecture 4-1 configuration 1-4 connectors 4-18 dimensions A-1 features 4-1 installation 1-23 preparation 1-1 storage, preparation for 4-10 booting the system 2-8, 2-10, 2-11 BREAK key 2-13 break process 2-13 bus grant (BG\*) signal 1-24

#### С

cable connections 1-24 cables, I/O ports A-4 cache memory 4-6 chassis grounding A-4 CISC embedded controller(s) D-1 CLUN (controller LUN) C-1, D-1 command identifier, firmware 3-5 command line input 3-5 commands, firmware CNFG (Configure Board Information Block) 3-9 ENV (Set Bug/Operating System Environment) 3-11 compatibility, backward 3-9 conductive chassis rails (EMC compliance) A-4 configurable items, MVME172P2 board 1-5 configuration switches S3 (MC2 DRAM size) 2-7 S4 (as software-readable switch) 2-5 S4 (EPROM/Flash selection) 1-12, 2-8 S5 (Flash Write Enable mode) 1-20, 2-7, 4-11 S5 (IP DMA snoop control) 1-18, 2-7 S5 (IP reset mode) 1-19, 2-7 S6 (MCECC DRAM size) 1-21, 2-7 configuration switches, location of 1-5 Configure Board Information Block (CNFG) firmware command 3-9 configuring 172Bug parameters 3-11 hardware 2-5 IndustryPack modules 3-19 IP base addresses 3-19 VMEbus interface 3-16 connector pin assignments 5-1 connectors 4-18 IndustryPack (IP) 1-23 console port 2-7 control/status registers 1-26 controller LUN (CLUN) C-1, D-1 controller modules (disk/tape) D-1 controller modules (network) C-1 cooling requirements A-2 CSR bit IP32 (IP bus clock) 1-9

#### D

data bus structure, MVME172P2 4-6 data circuit-terminating equipment (DCE) 4-13 data sheets E-2 date and time, setting 2-8, B-2 DCE (data circuit-terminating equipment) 4-13 debugger commands 3-6 firmware (172Bug) 3-8 prompt 3-5 default baud rate 2-7 device LUN (DLUN) C-1, D-2 diagnostic facilities 2-14 dimensions, base board A-1 direct access devices D-4 direct memory access (DMA) 4-13 directories, switching 2-14 disk/tape controller modules supported D-1 DLUN (device LUN) C-1, D-2 DMA (direct memory access) 4-13 DRAM (dynamic RAM) base address 1-25 options 4-7

#### E

EIA-232-D ports 2-7 EMC regulatory compliance A-4 ENV command parameters 3-11 environmental parameters 3-9 EPROM 3-3 address ranges 1-12 and Flash memory 4-11 sockets 1-11, 2-10, 3-3, 4-11 EPROM/Flash mapping 1-13 EPROM/Flash selection (S4) 1-17 ESD (electrostatic discharge), precautions against 1-3 ESDI Winchester hard drive D-3 Ethernet controller modules supported C-1 interface 4-14 signals 5-4 station address 4-14 extended addressing 1-25

#### F

features, hardware 4-1

firmware 2-2 directories 3-5 documentation E-1 Flash memory 1-11, 3-3, 4-11 write-protect header (J16) 1-11, 4-11 flexible diskettes (controller data) D-2 floppy diskettes D-4 floppy drives (disk/tape controller) D-2, D-3 forced air cooling A-2 front panel switches and indicators 2-1 functional description 4-1 fuses, solid-state 1-26

#### G

GCSR (global control/status registers) 1-26 general-purpose readable switch (S4) 1-16 global bus timeout 1-26 global control/status registers (GCSR) 1-26 grounding A-4 grounding strap, use of 1-3

#### Н

handshaking, hardware 2-7 hard disk drive D-3 hardware features 4-1 initialization 2-3 interrupts 4-16 preparation 1-1 high-temperature operation A-3 humidity, relative A-1

#### I

I/O interfaces 4-12 IACK\* (interrupt acknowledge) signal 1-24 indicators, front panel 2-1 IndustryPack (IP) bus clock header (J13) 1-9 bus strobe select header (J11) 1-7, 2-5 interface functions 4-13 IP1/IP2 reset mode 1-19 IndustryPack (IP) continued modules, installation 1-23 signals 5-2 IndustryPack modules base addresses of 3-19 configuration 3-20 configuring 3-19 general control register 3-20 memory size 3-20 initial conditions 2-4 installation considerations 1-26 instructions 1-22 interconnect signals 5-1 interrupt acknowledge signal (IACK\*) 1-24 interrupt control registers 3-20 interrupt functions 4-13 Interrupt Stack Pointer (ISP) 3-4 interrupts, hardware 4-16 IOT command parameters D-5 IP (IndustryPack) reset signal 4-14 IP2 interface function 4-13 IP32 CSR bit (IP bus clock) 1-9 ISP (Interrupt Stack Pointer) 3-4

#### J

J17 serial connector 4-18 J2 connector 4-18 jumper headers J1 (system controller selection) 1-7, 2-5 J11 (IP bus strobe) 1-7, 2-5 J12 (SCSI termination) 1-8, 2-6, 4-15 J13 (IP bus clock) 1-9, 2-6 J14 (SRAM backup power) 1-9, 2-6 J16 (Flash memory write protection) 1-11, 2-7, 2-8, 4-11 J20 (EPROM/Flash configuration) 1-11, 2-7 jumper headers, location of 1-5 jumpers, backplane 1-24

### L

LAN controller modules supported C-1 interface 4-14 LEDs (light-emitting diodes) 2-1, 4-18 local bus 4-16 bus arbiter 4-17 bus timeout 4-16 resources for the processor 4-15 Local Area Network (LAN) interface 4-14 location monitors, processor 1-26 logical unit number (LUN) (see CLUN or DLUN) LUN (logical unit number) (see CLUN or DLUN)

#### Μ

mapping, EPROM/Flash 1-13 MC2 DRAM size 1-15 MC2 sector registers 1-12, 1-16 MC68060 or MC68LC060 cache memory 4-6MPU 4-6 MCECC memory model 1-22 memory controller emulations (MC1/MC2) 1-20, 1-21 memory options 4-7 memory requirements 3-3, 3-11 microprocessor options 4-6 modifying switch settings 1-16, 1-22 MPU options 4-6 MVME172Bug documentation E-1 **MVME172P2** as network controller C-1 board specifications A-1 cooling requirements A-2 EMC regulatory compliance A-4 features 4-1 I/O interfaces 4-12 installation 1-23

MVME172P2 continued programming information E-1 regulatory compliance A-4 MVME320 disk/tape controllers D-2 MVME323 disk/tape controller D-3 MVME327A disk/tape controller D-3 MVME328 disk/tape controller D-4 MVME350 controller D-4 MVME374 network controller C-1 MVME376 network controller C-1

#### Ν

network boot process 2-11 network controller modules C-1 non-volatile RAM (NVRAM) 3-8, 3-11 no-VMEbus-interface option 4-7, 4-11, 4-16

#### 0

operating parameters 3-9 operating temperature A-1 option fields, in firmware command 3-6

#### Ρ

P1 and P2 connectors 4-18, 5-5 parameters, ENV command 3-11 Petra ASIC control of Flash access time 4-11 IP bus Strobe\* signal 2-5 MC2 function 1-12, 2-5 MCECC function 1-21 SCSI controller support 4-15 pin assignments, connector 5-1 port number(s) 3-5 power requirements A-1 powering up the board 2-1 power-save mode 4-10 preparing the board 1-1 processor bus structure 4-6 cache memory 4-6 location monitors 1-26 programmable tick timers 4-16

#### Q

QIC-02 streaming tape drive D-4

#### R

regulatory compliance A-4 regulatory guidelines A-4 related specifications E-3 relative humidity A-1 remote control/status connector (J2) 4-18, 5-2 RESET switch 4-18 resetting the system 2-1, 2-12 RF emissions 1-24 minimizing A-4 ROMboot process 2-10

#### S

safety procedures 1-4 SCC (serial communications controller) 2-8 SCSI common command set (CCS) devices D-2, D-4 controller (53C710) 4-15 direct access devices D-2 interface 4-15 sequential access devices D-2 signals 5-5 termination 4-15 termination header (J12) 1-8 terminator configuration 4-15 SD command 2-14 SDRAM (synchronous DRAM) options 4-7 sequential access devices D-4 serial communication parameters 2-4 communications controller (SCC) 2-8 communications interface 1-27, 4-13, 5-4 connectors 4-18 ports 2-7 Set Bug/Operating System Environment (ENV) firmware command 3-11

setting date and time 2-8, B-2 shielded cables A-4 size of base board A-1 slave address decoders, VMEbus 3-16 snoop control 1-18 software-programmable hardware interrupts 4-16 software-readable switch (S4) 1-16 specifications MVME172P2 A-1 related E-3 SRAM (static RAM) backup power source selection (J14) 1-9 battery options 4-9 options 4-8 startup overview 1-1 startup problems, solving B-1 static variable space (firmware) 3-4 storage temperature A-1 streaming tape drive D-4 switch settings, modifying 1-16, 1-22 switches, configuration S3 (MC2 DRAM size) 1-15 S5 (Flash Write Enable mode) 1-20 S5 (IP DMA snoop control) 1-18 S5 (IP reset mode) 1-19 S6 (MCECC DRAM size) 1-21 switches, front panel 2-1 switching directories 2-14 system considerations 1-25 console setup 2-7 controller function 2-5 controller jumper (J1) 1-7 reset 2-12 startup 2-3 System Fail (SYSFAIL\*) signal 2-10

#### Т

temperature operating A-1 storage A-1 terminal configuration 2-4 input/output control 3-5 tick timers 4-15 timeout global bus 1-26 local bus 4-16 troubleshooting procedures B-1 types of reset 2-12

#### U

user-configurable switches 1-15, 1-17, 1-19

#### V

vibration tolerance (operating) A-1 VMEbus connectors 4-18 interface 4-12 signals 5-5 VMEchip2 ASIC 4-12

#### W

watchdog timers 4-16 Winchester hard drive D-3

#### Х

XON/XOFF handshaking 2-7

#### Ζ

Z85230 serial communications controller (SCC) 2-8